# Preliminary Processor Programming Reference (PPR) for AMD Family 19h Model 01h, Revision B1 Processors Volume 1 of 2

# **Legal Notices**

# © 2016-2021 Advanced Micro Devices, Inc. All rights reserved.

The information contained herein is for informational purposes only, and is subject to change without notice. While every precaution has been taken in the preparation of this document, it may contain technical inaccuracies, omissions and typographical errors, and AMD is under no obligation to update or otherwise correct this information. Advanced Micro Devices, Inc. makes no representations or warranties with respect to the accuracy or completeness of the contents of this document, and assumes no liability of any kind, including the implied warranties of noninfringement, merchantability or fitness for particular purposes, with respect to the operation or use of AMD hardware, software or other products described herein. No license, including implied or arising by estoppel, to any intellectual property rights is granted by this document. Terms and limitations applicable to the purchase or use of AMD's products are as set forth in a signed agreement between the parties or in AMD's Standard Terms and Conditions of Sale.

#### Trademarks:

AMD, the AMD Arrow logo, and combinations thereof are trademarks of Advanced Micro Devices, Inc.

AGESA is a trademark of Advanced Micro Devices, Inc.

AMD Virtualization is a trademark of Advanced Micro Devices, Inc.

AMD-V is a trademark of Advanced Micro Devices, Inc.

Adobe is a registered trademark of Adobe.

CXL is a trademark of Compute Express Link Consortium, Inc.

Infinity Fabric is a trademark of Advanced Micro Devices, Inc.

Linux is a registered trademark of Linus Torvalds.

Microsoft is a registered trademark of Microsoft Corporation.

PCI Express is a registered trademark of PCI-SIG Corporation.

PCIe is a registered trademark of PCI-SIG Corporation.

Windows is a registered trademark of Microsoft Corporation.

Other product names used in this publication are for identification purposes only and may be trademarks of their respective companies.

Reverse engineering or disassembly is prohibited.

USE OF THIS PRODUCT IN ANY MANNER THAT COMPLIES WITH THE MPEG ACTUAL OR DE FACTO VIDEO AND/OR AUDIO STANDARDS IS EXPRESSLY PROHIBITED WITHOUT ALL NECESSARY LICENSES UNDER APPLICABLE PATENTS. SUCH LICENSES MAY BE ACQUIRED FROM VARIOUS THIRD PARTIES INCLUDING, BUT NOT LIMITED TO, IN THE MPEG PATENT PORTFOLIO, WHICH LICENSE IS AVAILABLE FROM MPEG LA, L.L.C., 6312 S. FIDDLERS GREEN CIRCLE, SUITE 400E, GREENWOOD VILLAGE, COLORADO 80111.

# **List of Chapters**

| Vo. | lume | 1: |
|-----|------|----|
|     |      |    |

- 1 Overview
- 2 Core Complex (CCX)

# Volume 2:

- 3 Reliability, Availability, and Serviceability (RAS) Features
- 4 System Management Network (SMN)
- 5 Advanced Platform Management Link (APML)
- 6 SB Temperature Sensor Interface (SB-TSI)
- 7 <u>Host System Management Port (HSMP)</u>
- 8 Northbridge IO (NBIO)
- 9 DXIO
- 10 Miscellaneous Information

**List of Namespaces** 

**List of Definitions** 

**Memory Map - MSR** 

**Memory Map - SMN** 

1

# **Table of Contents**

| Over | view                                                 |
|------|------------------------------------------------------|
| 1.1  | Intended Audience                                    |
| 1.2  | Reference Documents                                  |
|      | 1.2.1 Documentation Conventions                      |
| 1.3  | Adobe® Reader                                        |
|      | 1.3.1 Adobe® Reader Configuration                    |
|      | 1.3.1.1 Open Hyperlink Document in New Window        |
|      | 1.3.1.2 Show Toolbars                                |
|      | 1.3.1.3 Show "Previous View" and "Next View" Buttons |
|      | 1.3.2 Adobe® Reader Usage                            |
|      | 1.3.2.1 Searching a Multiple Volume PPR              |
|      | 1.3.2.2 Cross-References and Hyperlinks              |
|      | 1.3.2.3 Expand Current Bookmark                      |
| 1.4  | Conventions                                          |
|      | 1.4.1 Numbering                                      |
|      | 1.4.2 Arithmetic And Logical Operators               |
|      | 1.4.2.1 Operator Precedence and Associativity        |
|      | 1.4.3 Register Mnemonics                             |
|      | 1.4.3.1 Logical Mnemonic                             |
|      | 1.4.3.2 Physical Mnemonic                            |
|      | 1.4.4 Register Format                                |
|      | 1.4.4.1 A Register is a group of Register Instances  |
|      | 1.4.4.2 Register Physical Mnemonic, Title, and Name  |
|      | 1.4.4.3 Full Width Register Attributes               |
|      | 1.4.4.4 Register Description                         |
|      | 1.4.4.5 Register Instance Table                      |
|      | 1.4.4.5.1 Content Ordering in a Row                  |
|      | 1.4.4.5.2 Multiple Instances Per Row                 |
|      | 1.4.4.5.3 MSR Access Method                          |
|      | 1.4.4.5.3.1 MSR Per-Thread Example                   |
|      | 1.4.4.5.3.2 MSR Range Example                        |
|      | 1.4.4.5.4 BAR Access Method                          |
|      | 1.4.4.5.4.1 BAR as a Register Reference              |
|      | 1.4.4.5.5 PCICFG Access Method                       |
|      | 1.4.4.5.5.1 PCICFG Bus Implied to be 00h             |
|      | 1.4.4.5.6 Data Port Access Method                    |
|      | 1.4.4.6 Register Field Format                        |
|      | 1.4.4.7 Simple Register Field Format                 |
|      | 1.4.4.8 Complex Register Field Format                |
|      | 1.4.4.9 Field Name is Reserved                       |
|      | 1.4.4.10 Field Access Type                           |
|      | 1.4.4.10.1 Conditional Access Type Expression        |
|      | 1.4.4.11 Field Reset                                 |
|      | 1.4.4.12 Field Initialization                        |
|      | 1.4.4.13 Field Check                                 |
|      | 1.4.4.14 Field Valid Values                          |
| 1.5  | Definitions                                          |
| 1.6  | Changes Between Revisions and Product Variations     |
|      | 1.6.1 Revision Conventions                           |
| 1.7  | Package                                              |

2

|     | 1.7.1 Package type                                                                                     |
|-----|--------------------------------------------------------------------------------------------------------|
| 1.8 | Processor Overview                                                                                     |
|     | 1.8.1 Features                                                                                         |
| 1.9 | System Overview                                                                                        |
|     | 1.9.1 Mixed Processor Revision Supports                                                                |
|     | 1.9.2 SP3 MCM Server Single-Socket                                                                     |
|     | 1.9.2.1 SP3 1P Memory Support                                                                          |
|     | 1.9.2.2 SP3 1P I/O Support                                                                             |
|     | 1.9.3 SP3 MCM Server Dual-Socket                                                                       |
|     | 1.9.3.1 SP3 2P Coherent Interconnect Topology                                                          |
|     | 1.9.3.2 SP3 2P Memory Support                                                                          |
|     | 1.9.3.3 SP3 2P I/O Support                                                                             |
|     | e Complex (CCX)                                                                                        |
| 2.1 | Processor x86 Core                                                                                     |
|     | <ul><li>2.1.1 Core Functional Information</li><li>2.1.2 Core Definitions</li></ul>                     |
|     |                                                                                                        |
|     | <ul><li>2.1.3 Secure Virtual Machine Mode (SVM)</li><li>2.1.3.1 BIOS support for SVM Disable</li></ul> |
|     | 2.1.3.1 BIOS support for SVM Disable 2.1.3.1.1 Enable AMD Virtualization™                              |
|     |                                                                                                        |
|     |                                                                                                        |
|     | 2.1.3.1.3 Disable AMD Virtualization <sup>™</sup> , with a user supplied key 2.1.4 Memory Encryption   |
|     | 2.1.4 Memory Encryption 2.1.5 Secure Nested Paging (SEV-SNP)                                           |
|     | 2.1.5.1 Overview                                                                                       |
|     | 2.1.5.1 Overview 2.1.5.2 RMP Entry Format                                                              |
|     | 2.1.5.3 CPUID Policy Enforcement                                                                       |
|     | 2.1.6 Effective Frequency                                                                              |
|     | 2.1.7 Address Space                                                                                    |
|     | 2.1.7.1 Virtual Address Space                                                                          |
|     | 2.1.7.2 Physical Address Space                                                                         |
|     | 2.1.7.3 System Address Map                                                                             |
|     | 2.1.7.3.1 Memory Access to the Physical Address Space                                                  |
|     | 2.1.7.3.1.1 Determining Memory Type                                                                    |
|     | 2.1.8 Configuration Space                                                                              |
|     | 2.1.8.1 MMIO Configuration Coding Requirements                                                         |
|     | 2.1.8.2 MMIO Configuration Ordering                                                                    |
|     | 2.1.8.3 Processor Configuration Space                                                                  |
|     | 2.1.9 PCI Configuration Legacy Access                                                                  |
|     | 2.1.10 System Software Interaction With SMT Enabled                                                    |
|     | 2.1.11 Register Sharing                                                                                |
|     | 2.1.12 Timers                                                                                          |
|     | 2.1.13 Branch Sampling                                                                                 |
|     | 2.1.13.1 Branch Sampling Registers and Usage                                                           |
|     | 2.1.13.1.1 Special Handling for non C0 Processor States                                                |
|     | 2.1.13.1.2 Virtualization and SMM                                                                      |
|     | 2.1.14 Interrupts                                                                                      |
|     | 2.1.14.1 System Management Mode (SMM)                                                                  |
|     | 2.1.14.1.1 SMM Overview                                                                                |
|     | 2.1.14.1.2 Mode and Default Register Values                                                            |
|     | 2.1.14.1.3 SMI Sources And Delivery                                                                    |
|     | 2.1.14.1.4 SMM Initial State                                                                           |
|     | 2.1.14.1.5 SMM Save State                                                                              |
|     | 2.1.14.1.6 System Management State                                                                     |

| 2.1.14.1.7 Exceptions and Interrupts in SMM                                         |
|-------------------------------------------------------------------------------------|
| 2.1.14.1.8 The Protected ASeg and TSeg Areas                                        |
| 2.1.14.1.9 SMM Special Cycles                                                       |
| 2.1.14.1.10 Locking SMM                                                             |
| 2.1.14.1.11 SMM Page Configuration Lock                                             |
| 2.1.14.2 Local APIC                                                                 |
|                                                                                     |
| 2.1.14.2.1 Local APIC Functional Description 2.1.14.2.1.1 Detecting and Enabling    |
| o o                                                                                 |
| 2.1.14.2.1.2 APIC Register Space                                                    |
| 2.1.14.2.1.3 ApicId Enumeration Requirements 2.1.14.2.1.4 Physical Destination Mode |
| 3                                                                                   |
| 2.1.14.2.1.5 Logical Destination Mode                                               |
| 2.1.14.2.1.6 Interrupt Delivery                                                     |
| 2.1.14.2.1.7 Vectored Interrupt Handling                                            |
| 2.1.14.2.1.8 Interrupt Masking                                                      |
| 2.1.14.2.1.9 Spurious Interrupts                                                    |
| 2.1.14.2.1.10 Spurious Interrupts Caused by Timer Tick Interrupt                    |
| 2.1.14.2.1.11 Lowest-Priority Interrupt Arbitration                                 |
| 2.1.14.2.1.12 Inter-Processor Interrupts                                            |
| 2.1.14.2.1.13 APIC Timer Operation                                                  |
| 2.1.14.2.1.14 Generalized Local Vector Table                                        |
| 2.1.14.2.1.15 State at Reset                                                        |
| 2.1.14.2.2 Local APIC Registers                                                     |
| 2.1.15 CPUID Instruction                                                            |
| 2.1.15.1 CPUID Instruction Functions                                                |
| 2.1.16 MSR Registers                                                                |
| 2.1.16.1 MSRs - MSR0000_xxxx                                                        |
| 2.1.16.2 MSRs - MSRC000_xxxx                                                        |
| 2.1.16.3 MSRs - MSRC001_0xxx                                                        |
| 2.1.16.4 MSRs - MSRC001_1xxx                                                        |
| 2.1.17 Performance Monitor Counters                                                 |
| 2.1.17.1 RDPMC Assignments                                                          |
| 2.1.17.2 Performance Measurement                                                    |
| 2.1.17.3 Large Increment per Cycle Events                                           |
| 2.1.17.4 Core Performance Monitor Counters                                          |
| 2.1.17.4.1 Floating-Point (FP) Events                                               |
| 2.1.17.4.2 LS Events                                                                |
| 2.1.17.4.3 IC and BP Events                                                         |
| 2.1.17.4.4 DE Events                                                                |
| 2.1.17.4.5 EX (SC) Events                                                           |
| 2.1.17.4.6 L2 Cache Events                                                          |
| 2.1.17.5 L3 Cache Performance Monitor Counters                                      |
| 2.1.17.5.1 L3 Cache PMC Events                                                      |
| 2.1.18 Instruction Based Sampling (IBS)                                             |
|                                                                                     |

Figure 32:

Figure 33:

# **List of Figures**

| Figure 1:  | Adobe® Reader Hyperlink Opens New Window Configuration   |
|------------|----------------------------------------------------------|
| Figure 2:  | Adobe® Reader Select Between Opened Files                |
| Figure 3:  | Adobe® Reader Show Toolbars Configuration                |
| Figure 4:  | Adobe® Reader Prev/Next Buttons                          |
| Figure 5:  | Adobe® Reader Searching a Multiple Volume PPR            |
| Figure 6:  | Adobe® Reader Expand Current Bookmark Button             |
| Figure 7:  | Register Physical Mnemonic, Title, and Name              |
| Figure 8:  | Full Width Register Attributes                           |
| Figure 9:  | Register Description                                     |
| Figure 10: | Register Instance Table: Content Ordering in a Row       |
| Figure 11: | Register Instance Table: MSR Example                     |
| Figure 12: | Register Instance Table: MSR Range Example               |
| Figure 13: | Register Instance Table: BAR as Register Reference       |
| Figure 14: | Register Instance Table: Bus Implied to be 00h           |
| Figure 15: | Register Instance Table: Data Port Select                |
| Figure 16: | Simple Register Field Example                            |
| Figure 17: | Register Field Sub-Row for {Reset,AccessType,Init,Check} |
| Figure 18: | Register Field Sub-Row for Description                   |
| Figure 19: | Register Field Sub-Row for Valid Value Table             |
| Figure 20: | Register Field Sub-Row for Valid Bit Table               |
| Figure 21: | 1P System Block Diagram                                  |
| Figure 22: | 2P System Block Diagram, with 4 xGMI links               |
| Figure 23: | 2P System Block Diagram, with 3 xGMI links               |
| Figure 24: | Link Capabilities                                        |
| Figure 25: | Overview of Family 19 Core Component Numbering           |
| Figure 26: | Register Sharing Domains                                 |
| Figure 27: | Instance Parameters                                      |
| Figure 28: | SBI Transmission Protocol                                |
| Figure 29: | Pass FET Implementation                                  |
| Figure 30: | RTS Thermal Management Example                           |
| Figure 31. | SR-TSI Thermal Management Example                        |

Alert Assertion Diagram

Pass FET Implementation

# **List of Tables**

| Table 1:  | Reference Documents Listing                                           |
|-----------|-----------------------------------------------------------------------|
| Table 2:  | Arithmetic and Logical Operator Definitions                           |
| Table 3:  | Function Definitions                                                  |
| Table 4:  | Operator Precedence and Associativity                                 |
| Table 5:  | Register Mnemonic Definitions                                         |
| Table 6:  | Logical Mnemonic Definitions                                          |
| Table 7:  | Physical Mnemonic Definitions                                         |
| Table 8:  | AccessType Definitions                                                |
| Table 9:  | Reset Type Definitions                                                |
| Table 10: | Init Type Definitions                                                 |
| Table 11: | Definitions                                                           |
| Table 12: | Package Definitions                                                   |
| Table 13: | SP3 1P Capabilities                                                   |
| Table 14: | SP3 2P Capabilities                                                   |
| Table 15: | Definitions                                                           |
| Table 16: | Reverse Map Entry                                                     |
| Table 17: | SEV-SNP CPUID policy check                                            |
| Table 18: | SEV-SNP CPUID Policy                                                  |
| Table 19: | MSRs For 16 Branches                                                  |
| Table 20: | SMM Initial State                                                     |
| Table 21: | SMM Save State                                                        |
| Table 22: | ICR Valid Combinations                                                |
| Table 23: | DF_PERF_CTL EventSelect[13:6] - Infinity Fabric™ Component            |
| Table 24: | DF_PERF_CTL EventSelect[5:0] - Component Performance Event            |
| Table 25: | Guidance for Common Performance Statistics with Complex Event Selects |
| Table 26: | PMC_Definitions                                                       |
| Table 27: | Machine Check Terms and Acronyms                                      |
| Table 28: | Legacy MCA MSR Layout                                                 |
| Table 29: | MCAX MSR Layout                                                       |
| Table 30: | MCAX Implementation-Specific Register Layout                          |
| Table 31: | Error Overwrite Priorities                                            |
| Table 32: | Error Scope Hierarchy                                                 |
| Table 33: | Error Code Types                                                      |
| Table 34: | Error code: transaction type (TT)                                     |
| Table 35: | Error codes: cache level (LL)                                         |
| Table 36: | Error codes: memory transaction type (RRRR)                           |
| Table 37: | Blocks Capable of Supporting MCA Banks                                |
| Table 38: | Mapping of Blocks to MCA IPID[HwId] and MCA IPID[McaType]             |
| Table 39: | Legacy MCA Registers                                                  |
| Table 40: | MCAX Registers                                                        |
| Table 41: | Core MCA Bank to Block Mapping                                        |
| Table 42: | Non-core MCA Bank to Block Mapping                                    |
| Table 43: | MCA STATUS LS                                                         |
| Table 44: | MCA ADDR LS                                                           |
| Table 45: | MCA SYND LS                                                           |
| Table 46: | MCA STATUS IF                                                         |
| Table 47: | MCA ADDR IF                                                           |
| Table 48· | MCA SYND IF                                                           |

MCA STATUS L2

MCA\_ADDR\_L2

Table 49: Table 50:

```
Table 51:
           MCA SYND L2
Table 52:
           MCA STATUS DE
Table 53:
           MCA ADDR DE
Table 54:
           MCA SYND DE
           MCA STATUS EX
Table 55:
Table 56:
           MCA ADDR EX
           MCA SYND EX
Table 57:
Table 58:
           MCA STATUS FP
Table 59:
           MCA ADDR FP
Table 60:
           MCA SYND FP
Table 61:
           MCA STATUS L3
Table 62:
           MCA ADDR L3
Table 63:
           MCA SYND L3
           MCA STATUS CS
Table 64:
Table 65:
           MCA ADDR CS
Table 66:
           MCA SYND CS
Table 67:
           MCA STATUS PIE
Table 68:
           MCA ADDR PIE
           MCA SYND PIE
Table 69:
           MCA STATUS UMC
Table 70:
Table 71:
           MCA ADDR UMC
Table 72:
           MCA SYND UMC
Table 73:
           MCA STATUS PB
Table 74:
           MCA ADDR PB
Table 75:
           MCA SYND PB
Table 76:
           MCA STATUS PSP
           MCA ADDR PSP
Table 77:
Table 78:
           MCA SYND PSP
Table 79:
           MCA STATUS SMU
Table 80:
           MCA ADDR SMU
Table 81:
           MCA SYND SMU
Table 82:
           MCA STATUS MP5
Table 83:
           MCA ADDR MP5
Table 84:
           MCA SYND MP5
           MCA STATUS NBIO
Table 85:
Table 86:
           MCA ADDR NBIO
Table 87:
           MCA SYND NBIO
Table 88:
           MCA STATUS PCIE
Table 89:
           MCA ADDR PCIE
           MCA SYND PCIE
Table 90:
           Definitions
Table 91:
Table 92:
           APML Definitions
Table 93:
           SB-RMI Functions
Table 94:
           SB-RMI Read Processor Register Command Protocol
```

Table 99: SB-RMI Status Codes
Table 100: SB-RMI Soft Mailbox Message
Table 101: SB-RMI Soft Mailbox Error Code
Table 102: SB-RMI Register Block Write Protocol
Table 103: SB-RMI Register Block Read Protocol

SB-RMI Read CPUID Command Protocol

SB-RMI Load Address Command Protocol

SB-RMI Read Data/Status Command Protocol

SB-RMI Write Processor Register Command Protocol

Table 95:

Table 96:

Table 97: Table 98:

Table 104: SB-RMI Register Write Byte Protocol
Table 105: SB-RMI Register Read Byte Protocol

Table 106: <u>SB-TSI Definitions</u>

Table 107: SB-TSI CPU Temperature and Threshold Encoding Examples

Table 108: SB-TSI Temperature Offset Encoding Examples

Table 109: SB-TSI Address Encodings

Table 110: Definitions

Table 111: SMN Address for HSMP Mailbox Registers

Table 112: HSMP Response Codes

Table 113: HSMP Functions

Table 114: HSMP Supported Functions Per Interface Version

Table 115: HSMP LCLK Frequency Per DPM Level

Table 116: BXXD00F0x0C4 (IOHC::NB SMN INDEX 3)
Table 117: BXXD00F0x0C8 (IOHC::NB SMN DATA 3)

Table 118: IOHCMISC[0...3]x00000044 (IOHC::NB\_BUS\_NUM\_CNTL)

Table 119: <u>Link Definitions</u>
Table 120: <u>Link Definitions</u>

Table 121: RMT PLLCNTL0 REG

Table 122:SMU::SMUIO::SMUSVI0\_TEL\_PLANE0 REGTable 123:SMU::SMUIO::SMUSVI1\_TEL\_PLANE0 REGTable 124:SMU::THM::THM\_TCON\_CUR\_TMP REG

#### 1 Overview

#### 1.1 Intended Audience

This document provides the processor behavioral definition and associated design notes. It is intended for platform designers and for programmers involved in the development of BIOS functions, drivers, and operating system kernel modules.

#### 1.2 Reference Documents

Table 1: Reference Documents Listing

| Tuble 1. Reference Documents Listing |                                                                                                                            |  |
|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--|
| Term                                 | Description                                                                                                                |  |
| docAPM1                              | AMD64 Architecture Programmer's Manual Volume 1: Application Programming, Publication No.                                  |  |
|                                      | 24592.                                                                                                                     |  |
| docAPM2                              | AMD64 Architecture Programmer's Manual Volume 2: System Programming, Publication No. 24593.                                |  |
| docAPM3                              | AMD64 Architecture Programmer's Manual Volume 3: Instruction-Set Reference, Publication No.                                |  |
|                                      | 24594.                                                                                                                     |  |
| docAPM4                              | AMD64 Architecture Programmer's Manual Volume 4: 128-Bit and 256-Bit Media Instructions,                                   |  |
|                                      | Publication No. 26568.                                                                                                     |  |
| docAPM5                              | AMD64 Architecture Programmer's Manual Volume 5: 64-Bit Media and x87 Floating-Point                                       |  |
|                                      | Instructions, Publication No. 26569.                                                                                       |  |
| docACPI                              | Advanced Configuration and Power Interface (ACPI) Specification. <a href="http://www.acpi.info">http://www.acpi.info</a> . |  |
| docJEDEC                             | JEDEC Standards. <a href="http://www.jedec.org">http://www.jedec.org</a> .                                                 |  |
| docMBDG                              | Socket SP3 Processor Motherboard Design Guide (MBDG), Publication No. 55414.                                               |  |
| docPCIe                              | PCI Express® Specification. <a href="http://www.pcisig.com">http://www.pcisig.com</a> .                                    |  |
| docPCIlb                             | PCI Local Bus Specification. <a href="http://www.pcisig.com">http://www.pcisig.com</a> .                                   |  |
| docRevG                              | Revision Guide for AMD Family 19h Models 00h-0Fh Processors, Publication No. 56683.                                        |  |
| docSSP3                              | Socket SP3 Functional Data Sheet (FDS), Publication No. 55426.                                                             |  |
| docSMB                               | System Management Bus (SMBus) Specification. <a href="http://www.smbus.org">http://www.smbus.org</a> .                     |  |

# 1.2.1 **Documentation Conventions**

When referencing information found in external documents listed in Reference Documents, the "=>" operator is used. This notation represents the item to be searched for in the reference document. For example:

docExDoc => Header1 => Header2

is to have the reader use the search facility when opening referenced document "docExDoc" and search for "Header2". "Header2" may appear more than once in "docExDoc", therefore, referencing the one that follows "Header1". In that case, the easiest way to get to Header2 is to use the search to locate Header1, then again to locate "Header2".

#### 1.3 Adobe® Reader

This section describes how to configure and use Adobe® Reader for the PPR PDFs.

Adobe Reader is the recommended tool for viewing PPR pdfs and can be downloaded at <a href="https://get.adobe.com/reader/">https://get.adobe.com/reader/</a>.

# 1.3.1 Adobe® Reader Configuration

This section describes how to configure Adobe Reader for the PPR PDFs.

# 1.3.1.1 Open Hyperlink Document in New Window

The Open Hyperlink Document in New Window setting opens a new window for a hyperlink, instead of opening the hyperlink document in the same window.

• Only when deselected are previously opened files visible in the Windows® pull-down menu.

# Edit->Preferences:

- Documents
  - Open Settings:
    - Deselect: Open cross-document links in same window



Figure 1: Adobe® Reader Hyperlink Opens New Window Configuration

Figure 2 shows how when hyperlinking from volume 2 to volume 1, that volume 2 is left open. The check indicates the foreground window.



Figure 2: Adobe® Reader Select Between Opened Files

#### 1.3.1.2 Show Toolbars

If Toolbars is not shown:

- View->Show/Hide->Toolbar Items->Show Toolbars
- The toolbar is needed to see the "Previous View" and "Next View" buttons.



Figure 3: Adobe® Reader Show Toolbars Configuration

#### 1.3.1.3 Show "Previous View" and "Next View" Buttons

If the "Previous View" (left arrow) and "Next View" (right arrow) buttons are not shown:

• Right click on toolbar-> Page Navigation-> select "Previous View" and "Next View" items.



Figure 4: Adobe® Reader Prev/Next Buttons

# 1.3.2 Adobe® Reader Usage

This section describes how to use Adobe Reader for the PPR PDFs.

NOTE: PDF's are distributed in zip format. In order to search and hyperlink between PDF volumes, the zip contents must be extracted to a folder.

# 1.3.2.1 Searching a Multiple Volume PPR

The PPR is a multiple PDF document and searching all PDFs is performed as follows:

- The zip of PDF files must be extracted to a directory where the search will be performed. A sesarch across multiple PDF files can not be performed from within a zip of PDF's.
- Open search by selecting Edit -> Advanced Search (Shift+Ctrl+F)
- Select "All PDF Documents in" and select "Browse for Location...", which opens the "Browse For Folder" window
- In the "Browse For Folder" window, select the folder that contains the PPR PDFs that need to be searched, and select OK.



Figure 5: Adobe® Reader Searching a Multiple Volume PPR

# 1.3.2.2 Cross-References and Hyperlinks

A cross-reference is a link to a location within the same PDF. A hyperlink is a link to a location within a different PDF.

- For cross-references, use "Previous View" to return from the current location to the previous location.
- Hyperlinks between documents leave the current location unchanged in the PDF that contained the hyperlink.
- In order for hyperlinks to work properly the zip of PDF's must be extracted to a directory. Hyperlinks will not function within a zip of PDF's.

# 1.3.2.3 Expand Current Bookmark

The bookmark pane can highlight the current bookmark associated with the viewer pane by selecting the "expand current bookmark" button, as shown below.



Figure 6: Adobe® Reader Expand Current Bookmark Button

#### 1.4 Conventions

# 1.4.1 Numbering

- Binary numbers: Binary numbers are indicated either by appending a "b" at the end (e.g., 0110b) or by verilog syntax (e.g., 4'b0110).
- Hexadecimal numbers: Hexadecimal numbers are indicated by appending an "h" to the end (e.g., 45F8h) or by verilog syntax (e.g., 16'h45F8).
- Decimal numbers: A number is decimal if not specified to be binary or hex.
- Exception: Physical register mnemonics are implied to be hex without the h suffix.
- Underscores in numbers: Underscores are used to break up numbers to make them more readable. They do not imply any operation (e.g., 0110\_1100).

# 1.4.2 Arithmetic And Logical Operators

In this document, formulas generally follow Verilog conventions for logic equations.

Table 2: Arithmetic and Logical Operator Definitions

| Operator | Definition                                                                                           |
|----------|------------------------------------------------------------------------------------------------------|
| {}       | Concatenation. Curly brackets are used to indicate a group of bits that are concatenated together.   |
|          | Each set of bits is separated by a comma (e.g., {Addr[3:2], Xlate[3:0]} represents a 6-bit values;   |
|          | the two MSBs are Addr[3:2] and the four LSBs are Xlate[3:0]).                                        |
|          | Bitwise OR (e.g., 01b   10b == 11b).                                                                 |
| II       | Logical OR (e.g., 01b    10b == 1b). It treats a multi-bit operand as 1 if >= 1 and produces a 1-bit |
|          | result.                                                                                              |
| &        | Bitwise AND (e.g., 01b & 10b == 00b).                                                                |
| &&       | Logical AND (e.g., 01b && 10b == 1b). It treats a multi-bit operand as 1 if >= 1 and produces a 1-   |
|          | bit result.                                                                                          |

| ٨                | Bitwise exclusive-OR (e.g., $01b \land 10b == 11b$ ). Sometimes used as "raised to the power of" as well, as indicated by the context in which it is used (e.g., $2^2 == 4$ ). |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ~                | Bitwise NOT (also known as one's complement). (e.g., ~10b == 01b).                                                                                                             |
| !                | Logical NOT (e.g., !10b == 0b). It treats a multi-bit operand as 1 if >= 1 and produces a 1-bit result.                                                                        |
| <, <=, >,        | Relational. Less than, Less than or equal, greater, greater than or equal, equal, and not                                                                                      |
| >=, ==, !=       | equal.                                                                                                                                                                         |
| +, -, *, /,<br>% | Arithmetic. Addition, subtraction, multiplication, division, and modulus.                                                                                                      |
| <<               | Bitwise left shift. Shift left first operand by the number of bits specified by the 2nd operand (e.g., 01b << 01b == 10b).                                                     |
| >>               | Bitwise right shift. Shift right first operand by the number of bits specified by the 2nd operand (e.g., 10b >> 01b == 01b).                                                   |
| ?:               | Ternary conditional (e.g., condition? value if true: value if false).                                                                                                          |

*Table 3: Function Definitions* 

| Term  | Description                                                                                                       |
|-------|-------------------------------------------------------------------------------------------------------------------|
| ABS   | ABS(integer expression): Remove sign from signed value.                                                           |
| FLOOR | FLOOR(integer expression): Rounds real number down to nearest integer.                                            |
| CEIL  | CEIL(real expression): Rounds real number up to nearest integer.                                                  |
| MIN   | MIN(integer expression list): Picks minimum integer or real value of comma separated list.                        |
| MAX   | MAX(integer expression list): Picks maximum integer or real value of comma separated list.                        |
| COUNT | COUNT(integer expression): Returns the number of binary 1's in the integer.                                       |
| ROUND | ROUND(real expression): Rounds to the nearest integer; halfway rounds away from zero.                             |
| UNIT  | UNIT(register field reference): Input operand is a register field reference that contains a valid values table    |
|       | that defines a value with a unit (e.g., clocks, ns, ms, etc). This function takes the value in the register field |
|       | and returns the value associated with the unit (e.g., If the field had a valid value definition where 1010b was   |
|       | defined as 5 ns). Then if the field had the value of 1010b, then UNIT() would return the value 5.                 |
| POW   | POW(base, exponent): POW(x,y) returns the value x to the power of y.                                              |

# 1.4.2.1 Operator Precedence and Associativity

This document follows C operator precedence and associativity. The following table lists operator precedence (highest to lowest). Their associativity indicates in what order operators of equal precedence in an expression are applied. Parentheses are also used to group subexpressions to force a different precedence; such parenthetical expressions can be nested and are evaluated from inner to outer (e.g., " $X = A \parallel 1B \&\& C$ " is the same as " $X = A \parallel (1B) \&\& C$ ").

*Table 4: Operator Precedence and Associativity* 

| Operator   | Description                             | Associativity |
|------------|-----------------------------------------|---------------|
| !, ~       | Logical negation/bitwise complement     | right to left |
| *, /, %    | Multiplication/division/modulus         | left to right |
| +, -       | Addition/subtraction                    | left to right |
| <<,>>      | Bitwise shift left, Bitwise shift right | left to right |
| < , <=, >, | Relational operators                    | left to right |
| >=, ==, != |                                         |               |
| &          | Bitwise AND                             | left to right |
| ٨          | Bitwise exclusive OR                    | left to right |
|            | Bitwise inclusive OR                    | left to right |
| &&         | Logical AND                             | left to right |

|    | Logical OR          | left to right |
|----|---------------------|---------------|
| ?: | Ternary conditional | right to left |

# 1.4.3 Register Mnemonics

A register mnemonic is a short name that uniquely refers to a register, either all instances of that register, some instances, or a single instance.

Every register instance can be expressed in 2 forms, logical and physical, as defined below.

*Table 5: Register Mnemonic Definitions* 

| Term              | Description                                                                                     |  |  |
|-------------------|-------------------------------------------------------------------------------------------------|--|--|
| logical mnemonic  | The register mnemonic format that describes the register functionally, what namespace to        |  |  |
|                   | which the register belongs, a name for the register that connotes its function, and optionally, |  |  |
|                   | named parameters that indicate the different function of each instance (e.g.,                   |  |  |
|                   | Link::Phy::PciDevVendIDF3). See 1.4.3.1 [Logical Mnemonic].                                     |  |  |
| physical mnemonic | The register mnemonic that is formed based on the physical address used to access the           |  |  |
|                   | register (e.g., D18F3x00). See 1.4.3.2 [Physical Mnemonic].                                     |  |  |

# 1.4.3.1 Logical Mnemonic

The logical mnemonic format consists of a register namespace, a register name, and optionally a register instance specifier (e.g., register namespace::register name register instance specifier).

For Unb::PciDevVendIDF3:

- The register namespace is Unb, which is the UNB IP register namespace.
- The register name is PciDevVendIDF3, which reads as PCICFG device and vendor ID in Function 3.
- There is no register instance specifier because there is just a single instance of this register.

For Dct::Phy::CalMisc2\_dct[1:0]\_chiplet[BCST,3:0]\_pad[BCST,11:0]:

- The register namespace is Dct::Phy, which is the DCT PHY register namespace.
- The register name is CalMisc2, which reads as miscellaneous calibration register 2.
- The register instance specifier is \_dct[1:0]\_chiplet[BCST,3:0]\_pad[BCST,11:0], which indicates that there are 2 DCTPHY instances, each IP for this register has 5 chiplets (0-3 and BCST), and for each chiplet 13 pads (0-11 and BCST). This register has 130 instances. (2\*5\*13)

*Table 6: Logical Mnemonic Definitions* 

| Term                        | Description                                                                            |  |  |
|-----------------------------|----------------------------------------------------------------------------------------|--|--|
| register namespace          | A namespace for which the register name must be unique. A register namespace           |  |  |
|                             | indicates to which IP it belongs and an IP may have multiple namespaces. A             |  |  |
|                             | namespace is a string that supports a list of "::" separated names. The convention is  |  |  |
|                             | for the list of names to be hierarchical, with the most significant name first and the |  |  |
|                             | least significant name last (e.g., Link::Phy::Rx is the RX component in the Link       |  |  |
|                             | PHY).                                                                                  |  |  |
| register name               | A name that cannotes the function of the register.                                     |  |  |
| register instance specifier | The register instance specifier exists when there is more than one instance for a      |  |  |
|                             | register. The register instance specifier consists of one or more register instance    |  |  |
|                             | parameter specifier (e.g., The register instance specifier                             |  |  |
|                             | _dct[1:0]_chiplet[BCST,3:0]_pad[BCST,11:0] consists of 3 register instance             |  |  |
|                             | parameter specifiers, _dct[1:0], _chiplet[BCST,3:0], and _pad[BCST,11:0]).             |  |  |

| register instance parameter specifier | A register instance parameter specifier is of the form _register parameter name[register parameter value list] (e.g., The register instance parameter specifier _dct[1:0] has a register parameter name of dct (The DCT PHY instance name) and a register parameter value list of "1:0" or 2 instances of DCT PHY).                                                                                                                       |  |
|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| register parameter name               | A register parameter name is the name of the number of instances at some level of the logical hierarchy (e.g., The register parameter name dct specifies how many instances of the DCT PHY exist).                                                                                                                                                                                                                                        |  |
| register parameter value list         | The register parameter value list is the logical name for each instance of the register parameter name (e.g., For _dct[1:0], there are 2 DCT PHY instances, with the logical names 0 and 1, but it should be noted that the logical names 0 and 1 can correspond to physical values other than 0 and 1). It is the purpose of the AddressMappingTable to map these register parameter values to physical address values for the register. |  |

# 1.4.3.2 Physical Mnemonic

The physical register mnemonic format varies by the access method. The following table describes the supported physical register mnemonic formats.

*Table 7: Physical Mnemonic Definitions* 

| Term   | Description                                                                          |  |
|--------|--------------------------------------------------------------------------------------|--|
| PCICFG | The PCICFG, or PCI defined configuration space, physical register mnemonic format    |  |
|        | is of the form DXFYxZZZ.                                                             |  |
| BAR    | The BAR, or base address register, physical register mnemonic format is of the form  |  |
|        | PREFIXxZZZ.                                                                          |  |
| MSR    | The MSR, or x86 model specific register, physical register mnemonic format is of the |  |
|        | form MSRXXXX_XXXX, where XXXX_XXXX is the hexadecimal MSR number.                    |  |
|        | This space is accessed through x86 defined RDMSR and WRMSR instructions.             |  |
| PMC    | The PMC, or x86 performance monitor counter, physical register mnemonic format is    |  |
|        | any of the forms {PMCxXXX, L2IPMCxXXX, NBPMCxXXX}, where XXX is the                  |  |
|        | performance monitor select.                                                          |  |
| CPUID  | The CPUID, or x86 processor identification state, physical register mnemonic format  |  |
|        | is of the form CPUID FnXXXX_XXXX_EiX[_xYYY], where XXXX_XXXX is the                  |  |
|        | hex value in the EAX and YYY is the hex value in ECX.                                |  |

# 1.4.4 Register Format

A register is a group of register instances that have the same field format (same bit indices and field names).

# 1.4.4.1 A Register is a group of Register Instances

All instances of a register:

- Have the same:
  - Field bit indices and names
  - Field titles, descriptions, valid values.
  - Register title
  - Register description
- Fields may have different: (instance specific)
  - Access Type. See 1.4.4.10 [Field Access Type].
  - Reset. See 1.4.4.11 [Field Reset].

- Init. See 1.4.4.12 [Field Initialization].
- Check. See 1.4.4.13 [Field Check].

# 1.4.4.2 Register Physical Mnemonic, Title, and Name

A register definition is identified by a table that starts with a heavy bold line. The information above the bold line in order is:

- 1. The physical mnemonic of the register.
  - A register that has multiple instances, may have instances that have different access methods, each with it's own physical mnemonic format.
  - In the event that there are multiple physical mnemonic formats, the physical mnemonic format chosen is the most commonly used physical mnemonic.
  - The physical mnemonic is not intended to represent the physical mnemonics of all instances of the register. It is only a visual aid to identify a register when scanning down a list, for readers that prefer to find registers by physical mnemonic. If "..." occurs in the physical mnemonic, the range is first ... last. There is no implication as to how many instances exist between first and last. See 1.4.4.5 [Register Instance Table].
- 2. The register title in brackets.
- 3. The register name in parenthesis.

| Physical M | nemonic Title Name                                                                                                                                                                                                                                                                                                                                                  |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MSR00      | 000_0010 [Time Stamp Counter] (TSC)                                                                                                                                                                                                                                                                                                                                 |
| Read-w     | rite,Volatile. Reset: 0000_0000_0000_0000h.                                                                                                                                                                                                                                                                                                                         |
| Core::X86  | ::Msr::TSC_lthree[1:0]_core[3:0]_thread[1:0]; MSR00000010                                                                                                                                                                                                                                                                                                           |
| Bits       | Description                                                                                                                                                                                                                                                                                                                                                         |
| 63:0       | TSC: time stamp counter. Read-write, Volatile. Reset: 0. The TSC increments at the P0 frequency. The TSC counts at the same rate in all P-states, all C states, S0, or S1. A read of this MSR in guest mode is affected by Core::X86::Msr::TscRateMsr. The value (TSC/TSCRatio) is the TSC P0 frequency based value (as if TSCRatio == 1.0) when (TSCRatio != 1.0). |

*Figure 7: Register Physical Mnemonic, Title, and Name* 

#### 1.4.4.3 Full Width Register Attributes

The first line that follows the bold line contains the attributes that apply to all fields of the register. This row is rendered as a convenience to the reader and replicates content that exists in the register field.

- AccessType: If all non-reserved fields of a register have the same access type, then the access type is rendered in this row.
  - The supported access types are specified by 1.4.4.10 [Field Access Type].
  - The example figure shows that the access type "Read-write, Volatile" applies to all non-reserved fields of the register.
- Reset: If all non-reserved fields of a register have a constant reset and are all the same type (Warm, Cold, Fixed), then the full width register reset is rendered in this row. The example figure shows the reset "0000\_0000\_0000\_0000h". See 1.4.4.11 [Field Reset].
  - The value zero (0) is assumed for display purposes for all reserved fields.
- If none of the above content is rendered, then this row of the register is not rendered.

| MSR0000_0010 [Time Stamp Counter] (TSC)            |                                                                                                           |  |  |
|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--|--|
| Read-write, Volatile. Reset: 0000_0000_0000_0000h. |                                                                                                           |  |  |
| Core::X86::                                        | Msr::TSC_lthree[1:0]_core[3:0]_thread[1:0]; MSR00000010                                                   |  |  |
| Bits                                               | Description                                                                                               |  |  |
| 63:0                                               | TSC: time stamp counter. Read-write, Volatile. Reset: 0. The TSC increments at the P0 frequency. The      |  |  |
|                                                    | TSC counts at the same rate in all P-states, all C states, S0, or S1. A read of this MSR in guest mode is |  |  |
|                                                    | affected by Core::X86::Msr::TscRateMsr. The value (TSC/TSCRatio) is the TSC P0 frequency based            |  |  |
|                                                    | value (as if TSCRatio == 1.0) when (TSCRatio != 1.0).                                                     |  |  |

Figure 8: Full Width Register Attributes

# 1.4.4.4 Register Description

The register description is optional and appears after the "full width register attributes" row and before the "register instance table" rows. The register description can be one or more paragraphs.

| PciDevVendIDF3 | [Device/Vendor ID] |
|----------------|--------------------|
|                |                    |

| Read-onl     | y. Reset: 0000_1022h.                                            |  |
|--------------|------------------------------------------------------------------|--|
| A register   | r description.                                                   |  |
| That can     | be multiple paragraphs.                                          |  |
| Link::Phy::T | x::PciDevVendIDF3; D18F3x00                                      |  |
| Bits         | Description                                                      |  |
| 31:16        | DeviceID: device ID. Read-only. Reset: Fixed,0000h.              |  |
| 15:0         | VendorID: vendor ID. Read-only. Reset: Fixed,1022h. Init: 1234h. |  |

Figure 9: Register Description

# 1.4.4.5 Register Instance Table

The zero or more rows of 8-pt font before the Bits/Description row is the register instance table.

The register instance table can generally be described as follows:

- Each row describes the access method of one or more register instances.
- If a row describes two or more instances, then the logical instance range, left to right, corresponds to the physical range, left to right.
- The absence of register instance rows indicates that the register exists for documentation purposes, and no access method is described for the register.

Because there are multiple access methods for all the registers, each of the following subsections describes an aspect of the register instance table in isolation.

# 1.4.4.5.1 Content Ordering in a Row

Content in a register instance table row is ordered as follows:

- The text up to the first semicolon is the logical mnemonic.
  - See 1.4.3.1 [Logical Mnemonic].
- The text after the first semicolon is the physical mnemonic.
  - See 1.4.3.2 [Physical Mnemonic].

• Optionally, content after the physical mnemonic provides additional information about the access method for the register instances in the row.

# BXXD00F0x000 (NB\_VENDOR\_ID)

| Read-only. Reset: 1022h.                                                                                  |
|-----------------------------------------------------------------------------------------------------------|
| Vendor ID Register                                                                                        |
| IOHC::NB_VENDOR_ID_aliasHOS[T; BXXD00F0x00 <mark>0; BXX=IOHC::NB_BUS_NUM_CNTL_aliasSMN[NB_BUS_NUM]</mark> |
| IOHC::NB_VENDOR_ID_aliasSMN; NBCFGx00000000; NBCFG=13B0_0000h                                             |

Figure 10: Register Instance Table: Content Ordering in a Row

# 1.4.4.5.2 Multiple Instances Per Row

Multiple instances in a row is represented by a single dimension "range" in the logical mnemonic and the physical mnemonic.

The single dimension order of instances is the same for both the logical and physical mnemonic. The first logical mnemonic is associated with the first physical mnemonic, so forth for the 2nd, up until the last.

- Brackets indicates a list, most significant to least significant.
- The ":" character indicates a continuous range between 2 values.
- The "," character separates non-contiguous values.
- There are some cases where more than one logical mnemonic maps to a single physical mnemonic.

Note that it is implied that the MSR {lthree,core,thread} parameters are not part of a range.

#### Example:

NAMESP::REGNAME inst[BLOCK[5:0],BCST] aliasHOST; FFF1x00000088 x[000[B:6] 0001,00000000]

- There are 7 instances.
- NAMESP is the namespace.
- 6 instances are represented by the sub-range 000[B:6] 0001.
- \_instBCST corresponds to FFF1x00000088\_x00000000.
- \_inst BLOCK 0 corresponds to FFF1x00000088\_x00060001.
- .
- \_inst BLOCK 5 corresponds to FFF1x00000088\_x000B0001.

# 1.4.4.5.3 MSR Access Method

The MSR parameters {lthree,core,thread} are implied by the identity of the core on which the RDMSR/WRMSR is being executed, and therefore are not represented in the physical mnemonic.

#### MSRs that are:

- per-thread have the {lthree,core,thread} parameters.
- per-core do not have the thread parameter.
- per-L3 do not have the {core,thread} parameters.
- common to all L3's do not have the {lthree,core,thread} parameters.

#### 1.4.4.5.3.1 MSR Per-Thread Example

An MSR that is per-thread has all three {lthree,core,thread} parameters and all instances have the same physical mnemonic.

| MSR0000 00 | 010 [Time | Stamp ( | Counter 1 | (TSC) |
|------------|-----------|---------|-----------|-------|
|            |           |         |           |       |

| Read-wri     | Read-write, Volatile. Reset: 0000_0000_0000_0000h.                                                        |  |  |
|--------------|-----------------------------------------------------------------------------------------------------------|--|--|
| Core::X86::N | Core::X86::Msr::TSC_lthree[1:0]_core[3:0]_thread[1:0].[MSR00000010]                                       |  |  |
| Bits         | Description                                                                                               |  |  |
| 63:0         | TSC: time stamp counter. Read-write, Volatile. Reset: 0. The TSC increments at the P0 frequency. The      |  |  |
|              | TSC counts at the same rate in all P-states, all C states, S0, or S1. A read of this MSR in guest mode is |  |  |
|              | affected by Core::X86::Msr::TscRateMsr. The value (TSC/TSCRatio) is the TSC P0 frequency based            |  |  |
|              | value (as if TSCRatio == 1.0) when (TSCRatio != 1.0).                                                     |  |  |

Figure 11: Register Instance Table: MSR Example

# 1.4.4.5.3.2 MSR Range Example

An MSR can exist as a range for a parameter other than the {lthree,core,thread} parameters.

In the following example the n parameter is a range. The \_n0 value corresponds to MSR0000\_0201, and so on.

# MSR0000 0201 [Variable-Size MTRRs Mask] (MtrrVarMask)

| Reset: 0000_0000_0000_0000h.                                                             |  |
|------------------------------------------------------------------------------------------|--|
| Core::X86::Msr::MtrrVarMask_n[7:0]_lthree[1:0]_core[3:0]; MSR0000_020[[F,D,B,9,7,5,3,1]] |  |
|                                                                                          |  |

Figure 12: Register Instance Table: MSR Range Example

#### 1.4.4.5.4 BAR Access Method

The BAR access method is indicated by a physical mnemonic that has the form PREFIXxNUMBER.

• Example: APICx0000. The BAR prefix is "APIC".

The BAR prefix represents either a constant or an expression that consists of a register reference.

# 1.4.4.5.4.1 BAR as a Register Reference

A relocatable BAR is when the base of an IP is not a constant.

• The prefix NTBPRIBAR0 represents the base of the IP, the value of which comes from the register NBIFEPFNCFG::BASE ADDR 1 aliasHOST instNBIF0 func1[BASE ADDR].

# NTBPRIBAR0x00000 (NTB\_SMU\_PCTRL0)

| Reset: 0000_0000h.                                                                                                               |
|----------------------------------------------------------------------------------------------------------------------------------|
| NTB::NTB_SMU_PCTRL0_aliasHOSTPRI; NTBPRIBAR0x000000;<br>NTBPRIBAR0=NBIFEPFNCFG::BASE_ADDR_1_aliasHOST_instNBIF0_func1[BASE_ADDR] |
| NTB::NTB_SMU_PCTRL0_aliasHOSTSEC; NTBSECBAR0x100000;                                                                             |
| NTBSECBAR0=NBIFEPFNCFG::BASE ADDR 1 aliasHOST instNBIF2 func1[BASE ADDR]                                                         |
| NTB::NTB_SMU_PCTRL0_aliasSMN; NTBx00000000; NTB=0400_0000h                                                                       |

Figure 13: Register Instance Table: BAR as Register Reference

# 1.4.4.5.5 PCICFG Access Method

The PCICFG access method is indicated by a physical mnemonic that has the form DXXFXxNUMBER. There are 2 cases:

- Bus omitted and implied to be 00h.
- Bus represented as BXX and indicates that the bus is indicated by a register field.

#### Example:

- Example: D18F0x000. (The bus, when omitted, is implied to be 00h)
- Example: BXXD0F0x000. (The bus as an expression that includes a register reference)

# 1.4.4.5.5.1 PCICFG Bus Implied to be 00h

# Example:

• The absence of a B before the D14 implies that the bus is 0.

FCH::ITF::LPC::PciDevVendID\_aliasHOST; D14F3x000

Figure 14: Register Instance Table: Bus Implied to be 00h

# 1.4.4.5.6 Data Port Access Method

A data port requires that the data port select be written before the register is accessed via the data port.

# Example:

- The data port select value follows the "\_x".
- The data port select register follows the "DataPortWrite=".

```
DF::FabricBlockInstanceCount_inst[PIE0,BCST]_aliasHOST; D18F0x040_x[00050001,00000000]; DataPortWrite=DF::FabricConfigAccessControl

DF::FabricBlockInstanceCount_inst[PIE0,BCST]_aliasSMN; DFF0x000000040_x[00050001,00000000]; DFF0=0001_C000h;

DataPortWrite=DF::FabricConfigAccessControl
```

Figure 15: Register Instance Table: Data Port Select

#### 1.4.4.6 Register Field Format

The register field definition are all rows that follow the Bits/Description row. Each field row represents the definition of a bit range, with the bit ranges ordered from most to least significant. There are 2 columns, with the left column defining the field bit range, and the right column containing the field definition.

There are 2 field definition formats, simple and complex. If the description can be described in the simple one paragraph format then the simple format is used, else the complex format is used.

# 1.4.4.7 Simple Register Field Format

The simple register format compresses all content into a single paragraph with the following implied order:

- 1. Field name (required)
  - Allowed to be Reserved. See 1.4.4.9 [Field Name is Reserved].
  - "FFXSE" in the example figure.
- 2. Field title
  - "fast FXSAVE/FRSTOR enable" in the example figure.
- 3. Field Access Type. See 1.4.4.10 [Field Access Type].
  - In the example figure the access type is "Read-write".

- 4. Field Reset. See 1.4.4.11 [Field Reset].
  - In the example figure the reset is warm reset and "0".
- 5. Field Init. See 1.4.4.12 [Field Initialization].
- 6. Field Check. See 1.4.4.13 [Field Check].
- 7. Field Valid Values, if the valid values are single bit (e.g., 0=, 1=). See 1.4.4.14 [Field Valid Values].
  - In the example figure the 1= definition begins with "Enables" and ends with "mechanism".
  - In the example figure there is no 0= definition.
- 8. Field description, if it is a single paragraph.
  - In the example figure the field description begins with "This is" and ends with "afterwards".

All fields that don't exist are omitted.

14 FFXSE fast FXSAVE/FRSTOR enable Read-write Reset: 0. 1=Enables the fast FXSAVE/FRSTOR mechanism. A 64-bit operating system may enable the fast FXSAVE/FRSTOR mechanism if (Core::X86::Cpuid::FeatureExtIdEdx[FFXSR] == 1). This bit is set once by the operating system and its value is not changed afterwards.

Figure 16: Simple Register Field Example

#### 1.4.4.8 Complex Register Field Format

Content that can't be expressed in the single paragraph format is broken out to a separate sub-row (a definition column row).

Additional sub-rows are added in the following order:

- 1. Complex expression for {Reset, Access Type, Init, Check}.
- 2. Instance specific {Reset,AccessType,Init,Check} values.
- 3. Description, if more than 1 paragraph.
- 4. Valid values, if more than 0=/1=. Or a Valid bit table. (see figure)

The following figure highlights a complex access type specification.

63:0 APerfReadOnly: read-only actual core clocks counter. Reset: 0. This register increments in proportion to the actual number of core clocks cycles while the core is in C0. See Core::X86::Msr::MPerfReadOnly. This register is not affected by writes to Core::X86::Msr::APERF.

AccessType: Core::X86::Msr::HWCR[EffFreqReadOnlyLock] ? Read-only, Volatile : Read-write, Volatile.

Figure 17: Register Field Sub-Row for {Reset,AccessType,Init,Check}

The following figure highlights a complex description specification.

4 INVDWBINVD: INVD to WBINVD conversion. Read-write. Reset: 1. Check: 1. 1=Convert INVD to WBINVD.

**Description**: This bit is required to be set for normal operation when any of the following are true:

- · An L2 is shared by multiple threads.
- · An L3 is shared by multiple cores.
- CC6 is enabled.
- Probe filter is enabled.

Figure 18: Register Field Sub-Row for Description

The following figure highlights a complex valid value table, used either when the field is more than 1 bit or when the definition is more than a single sentence.

| 2:1 | CpuWdtT                                         | imeBase: CPU watchdog timer time base. Read-write. Reset: 0. Specifies the time base for |
|-----|-------------------------------------------------|------------------------------------------------------------------------------------------|
|     | the timeout period specified in CpuWdtCountSel. |                                                                                          |
|     | ValidValues:                                    |                                                                                          |
|     | Value                                           | Description                                                                              |
|     | 00ь                                             | 1.31ms                                                                                   |
|     | 01b                                             | 1.28us                                                                                   |
|     | 10b                                             | Reserved (5ns)                                                                           |
|     | 11b                                             | Reserved                                                                                 |

Figure 19: Register Field Sub-Row for Valid Value Table

The following figure highlights a valid bit table which is used when each bit has a specific function.

|       | <u> </u>                         |                  |
|-------|----------------------------------|------------------|
| 55:52 | Reserved                         | l.               |
| 51:48 | SliceMask. Read-write. Reset: 0. |                  |
| 1     | ValidValues:                     |                  |
|       | Bit                              | Description      |
|       | [0]                              | L3 Slice 0 mask. |
|       | [1]                              | L3 Slice 1 mask. |
|       | [2]                              | L3 Slice 2 mask. |
|       | [3]                              | L3 Slice 3 mask. |

Figure 20: Register Field Sub-Row for Valid Bit Table

#### 1.4.4.9 Field Name is Reserved

When a register field name is Reserved, and it does not explicitly specify an access type, then the implied access type is "Reserved-write-as-read".

- The Reserved-write-as-read access type is:
  - Reads must not depend on the read value.
  - Writes must only write the value that was read.

# 1.4.4.10 Field Access Type

The AccessType keyword is optional and specifies the access type for a register field. The access type for a field is a comma separated list of the following access types.

*Table 8: AccessType Definitions* 

| Term       | Description                                                                                       |  |
|------------|---------------------------------------------------------------------------------------------------|--|
| Read-only  | Readable; writes are ignored.                                                                     |  |
| Read-write | Readable and writable.                                                                            |  |
| Read       | Readable; must be associated with one of the following {Write-once, Write-1-only, Write-1-to-     |  |
|            | clear, Error-on-write}.                                                                           |  |
| Write-once | Capable of being written once; all subsequent writes have no effect. If not associated with Read, |  |

|                         | then reads are undefined.                                                                                                                                                                                                                                                                                    |  |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Write-only              | Writable. Reads are undefined.                                                                                                                                                                                                                                                                               |  |
| Write-1-only            | Writing a 1 sets to a 1; Writing a 0 has no effect. If not associated with Read, then reads are undefined.                                                                                                                                                                                                   |  |
| Write-1-to-clear        | Writing a 1 clears to a 0; Writing a 0 has no effect. If not associated with Read, then reads are undefined.                                                                                                                                                                                                 |  |
| Write-0-only            | Writing a 0 clears to a 0; Writing a 1 has no effect. If not associated with Read, then reads are undefined.                                                                                                                                                                                                 |  |
| Error-on-read           | Error occurs on read.                                                                                                                                                                                                                                                                                        |  |
| Error-on-write          | Error occurs on write.                                                                                                                                                                                                                                                                                       |  |
| Error-on-write-0        | Error occurs on bitwise write of 0.                                                                                                                                                                                                                                                                          |  |
| Error-on-write-1        | Error occurs on bitwise write of 1.                                                                                                                                                                                                                                                                          |  |
| Inaccessible            | Not readable or writable (e.g., Hide? Inaccessible: Read-Write).                                                                                                                                                                                                                                             |  |
| Configurable            | Indicates that the access type is configurable as described by the documentation.                                                                                                                                                                                                                            |  |
| Unpredictable           | The behavior of both reads and writes is unpredictable.                                                                                                                                                                                                                                                      |  |
| Reserved-write-<br>as-1 | Reads are undefined. Must always write 1.                                                                                                                                                                                                                                                                    |  |
| Reserved-write-<br>as-0 | Reads are undefined. Must always write 0.                                                                                                                                                                                                                                                                    |  |
| Volatile                | Indicates that a register field value may be modified by hardware, firmware, or microcode when fetching the first instruction and/or might have read or write side effects. No read may depend on the results of a previous read and no write may be omitted based on the value of a previous read or write. |  |

# 1.4.4.10.1 Conditional Access Type Expression

The ternary operator can be used to express an access type that is conditional on an expression that can contain any of the following:

- A register field value
- A constant
- A definition

# **1.4.4.11** Field Reset

The Reset keyword is optional and specifies the value for a register field at the time that hardware exits reset, before firmware initialization initiates.

Unless preceded by one of the following prefixes, the reset value is called warm reset and the value is applied at both warm and cold reset.

*Table 9: Reset Type Definitions* 

| Type  | Description                                          |
|-------|------------------------------------------------------|
| Cold  | Cold reset. The value is applied only at cold reset. |
| Fixed | The read value that applies at all time.             |

#### 1.4.4.12 Field Initialization

The Init keyword is optional and specifies an initialization recommendation for a register field.

If present, then there is an optional prefix that specifies the owner of the initialization. See Table 10 [Init Type Definitions].

• Example: Init: BIOS,2'b00. //A initialization recommendation for a field to be programmed by BIOS.

*Table 10: Init Type Definitions* 

| Type  | Description                                                                         |
|-------|-------------------------------------------------------------------------------------|
| BIOS  | Initialized by AMD provided AMD Generic Encapsulated Software Architecture (AGESA™) |
|       | x86 software.                                                                       |
| SBIOS | Initialized by OEM or IBV provided x86 software, also called Platform BIOS.         |
| OS    | Initialized by OS or Driver.                                                        |

# **1.4.4.13** Field Check

The Check keyword is optional and specifies the value that is recommended for firmware/software to write for a register field. It is a recommendation, not a requirement, and may not under all circumstances be what software programs.

# 1.4.4.14 Field Valid Values

A register can optionally have either a valid values table or a valid bit table:

- A valid values table specifies the definition for specific field values.
- A valid bit table specifies the definition for specific field bits.

# 1.5 Definitions

Table 11: Definitions

| idole 11. Definitions |                                                                                                       |  |
|-----------------------|-------------------------------------------------------------------------------------------------------|--|
| Term                  | Description                                                                                           |  |
| AGESATM               | AMD Generic Encapsulated Software Architecture.                                                       |  |
| AP                    | Applications Processor.                                                                               |  |
| APML                  | Advanced Platform Management Link.                                                                    |  |
| BCD                   | Binary Coded Decimal number format.                                                                   |  |
| BCS                   | Base Configuration Space.                                                                             |  |
| BIST                  | Built-In Self-Test. Hardware within the processor that generates test patterns and verifies that      |  |
|                       | they are stored correctly (in the case of memories) or received without error (in the case of links). |  |
| Boot VID              | Boot Voltage ID. This is the VDD and VDDNB voltage level that the processor requests from the         |  |
|                       | external voltage regulator during the initial phase of the cold boot sequence.                        |  |
| C-states              | These are ACPI defined core power states. C0 is operational. All other C-states are low-power         |  |
|                       | states in which the processor is not executing code. See docACPI.                                     |  |
| CCD                   | Core-Complex Die.                                                                                     |  |
| Cold reset            | PWROK is de-asserted and RESET_L is asserted.                                                         |  |
| COF                   | Current operating frequency of a given clock domain.                                                  |  |
| DID                   | Divisor Identifier. Specifies the post-PLL divisor used to reduce the COF.                            |  |
| Doubleword            | A 32-bit value.                                                                                       |  |
| DW                    | Doubleword.                                                                                           |  |
| ECS                   | Extended Configuration Space.                                                                         |  |
| FCH                   | The integrated platform subsystem that contains the IO interfaces and bridges them to the system      |  |
|                       | BIOS. Previously included in the Southbridge.                                                         |  |
| FID                   | Frequency Identifier. Specifies the PLL frequency multiplier for a given clock domain.                |  |
| GB                    | Gbyte or Gigabyte; 1,073,741,824 bytes.                                                               |  |

| GT/s              | Giga-Transfers per second.                                                                                                                                                                                                                                                                                                                   |  |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| IFCM              | Isochronous flow-control mode, as defined in the link specification.                                                                                                                                                                                                                                                                         |  |
| IO configuration  | Access to configuration space though IO ports CF8h and CFCh.                                                                                                                                                                                                                                                                                 |  |
| IOD               | IO die.                                                                                                                                                                                                                                                                                                                                      |  |
| IP                | In electronic design, a semiconductor Intellectual Property, IP, or IP block is a reusable unit of                                                                                                                                                                                                                                           |  |
|                   | logic, cell, or integrated circuit layout design that is the intellectual property of one party.                                                                                                                                                                                                                                             |  |
| KB                | Kbyte or Kilobyte; 1024 bytes.                                                                                                                                                                                                                                                                                                               |  |
| Master abort      | This is a PCI-defined term that is applied to transactions on other than PCI buses. It indicates that the transaction is terminated without affecting the intended target; Reads return all 1s; Writes are discarded; the master abort error code is returned in the response, if applicable; master abort error bits are set if applicable. |  |
| MB                | Megabyte; 1024 KB.                                                                                                                                                                                                                                                                                                                           |  |
| MMIO              | Memory-Mapped Input-Output range. This is physical address space that is mapped to the IO functions such as the IO links or MMIO configuration.                                                                                                                                                                                              |  |
| MMIO              | Access to configuration space through memory space.                                                                                                                                                                                                                                                                                          |  |
| configuration     |                                                                                                                                                                                                                                                                                                                                              |  |
| OW                | Octword. An 128-bit value.                                                                                                                                                                                                                                                                                                                   |  |
| <b>PCIe</b> ®     | PCI Express.                                                                                                                                                                                                                                                                                                                                 |  |
| PCS               | Physical Coding Sublayer.                                                                                                                                                                                                                                                                                                                    |  |
| Processor         | Die of the System on Chip (SoC) covered by this PPR. See 1.8 [Processor Overview].                                                                                                                                                                                                                                                           |  |
| QW                | Quadword. A 64-bit value.                                                                                                                                                                                                                                                                                                                    |  |
| RAS               | Reliability, availability and serviceability (industry term). See 3.1 [Machine Check Architecture].                                                                                                                                                                                                                                          |  |
| REFCLK            | Reference clock. Refers to the clock frequency (100 MHz) or the clock period (10 ns) depending on the context used.                                                                                                                                                                                                                          |  |
| RX                | Receiver.                                                                                                                                                                                                                                                                                                                                    |  |
| Shutdown          | A state in which the affected core waits for either INIT, RESET, or NMI. When shutdown state is entered, a shutdown special cycle is sent on the IO links.                                                                                                                                                                                   |  |
| SMAF              | System Management Action Field. This is the code passed from the SMC to the processors in STPCLK assertion messages.                                                                                                                                                                                                                         |  |
| SMC               | System Management Controller. This is the platform device that communicates system management state information to the processor through an IO link, typically the system IO hub.                                                                                                                                                            |  |
| Speculative event | A performance monitor event counter that counts all occurrences of the event even if the event occurs during speculative code execution.                                                                                                                                                                                                     |  |
| SSC               | Spread Spectrum Clocking.                                                                                                                                                                                                                                                                                                                    |  |
| TDC               | Thermal Design Current.                                                                                                                                                                                                                                                                                                                      |  |
| TDP               | Thermal Design Power. A power consumption parameter that is used in conjunction with thermal specifications to design appropriate cooling solutions for the processor.                                                                                                                                                                       |  |
| Token             | A scheduler entry used in various Northbridge queues to track outstanding requests.                                                                                                                                                                                                                                                          |  |
| TOM               | Top of Memory.                                                                                                                                                                                                                                                                                                                               |  |
| TOM2              | Top of extended Memory.                                                                                                                                                                                                                                                                                                                      |  |
| TX                | Transmitter.                                                                                                                                                                                                                                                                                                                                 |  |
| UMI               | Unified Media Interface. The link between the processor and the FCH.                                                                                                                                                                                                                                                                         |  |
| VID               | Voltage level identifier.                                                                                                                                                                                                                                                                                                                    |  |
| Warm reset        | RESET_L is asserted only (while PWROK stays high).                                                                                                                                                                                                                                                                                           |  |
| XBAR              | Cross bar; command packet switch.                                                                                                                                                                                                                                                                                                            |  |

# 1.6 Changes Between Revisions and Product Variations

#### 1.6.1 Revision Conventions

The processor revision is specified by CPUID\_Fn00000001\_EAX (FamModStep) or CPUID\_Fn80000001\_EAX (FamModStepExt). This document uses a revision letter instead of specific model numbers. Where applicable, the processor stepping is indicated after the revision letter. All behavior marked with a revision letter apply to future revisions unless they are superseded by a change in a later revision. See the revision guide in 1.2 [Reference Documents] for additional information about revision determination.

# 1.7 Package

# 1.7.1 Package type

The following packages are supported.

*Table 12: Package Definitions* 

| Package | Description                                                               |  |
|---------|---------------------------------------------------------------------------|--|
| SP3     | Server, up to eight CCD die plus one IOD die MCM, single and dual socket. |  |

#### 1.8 Processor Overview

#### 1.8.1 Features

Family 19h Models 00h-0Fh is a server-class microprocessor System-On-a-Chip (SOC) multi-chip module (MCM). It is built using a mixed-technology chiplet approach - up to eight core/cache complex dies (CCD) and a single I/O die (IOD).

**MCM** 

SP3 Server

As a server product, the SP3 consists of two to eight CCDs plus one IOD, in an SP3 multi-chip module (MCM).

One or two sockets may be present (1P or 2P). If two, they are interconnected using three or four xGMI ports depending on system bandwidth requirements. Each xGMI port utilizes a bidirectional x16 SERDES interconnect.

# Core/Cache Die

- Each CCD contains a single Core Complex (CCXs). A single CCX consists of:
  - Eight cores. Each core may run in single-thread mode (1T) or two-thread SMT mode (2T), for a total of up to sixteen threads (16T) per CCX.
  - The cache system with 512KB of L2 per core, for a total of 4MB L2 per CCX and 4 MB of L3 slice per core shared across all cores in the CCX, for a total 32MB L3 per CCX.
  - Thus, a CCD contains eight cores, 4MB of L2 cache and 32MB of L3 cache.
    - NOTE: Some product variants will have different L3 sizes. Core::X86::Cpuid::L3CacheId (CPUID\_Fn80000006\_EDX) register should be examined to determine the L3 size on a given product.

I/O Die

#### The IOD integrates:

- Infinity Fabric™
- DDR Memory interfaces
  - Up to eight Unified Memory Controllers (UMC), each supporting one DRAM channel.
    - 64-bit data plus 8-bit ECC
    - Up to two DIMMs per channel
    - DDR4 transfer rates from 1333MT/s to 3200MT/s
- System Management Unit (SMU)
- Four instances of NorthBridge IO (NBIO), each of which includes:
  - Two 8x16 PCIe® Gen4 controllers.
  - One instance includes a 2x2 PCIe® Gen 2 controller, which can be used to attach a Baseband Management Controller (<u>BMC</u>).
- Server Controller Hub
  - ACPI Advanced Configuration and Power Interface, power management
  - CLKGEN/CGPLL clock generation
  - GPIO (varying number depending on muxing) general purpose IO
  - I2C (6 ports) Inter-Integrated Circuit
  - LPC Low Pin Count interface
  - RTC Real-Time Clock
  - SD Memory card interface
  - SMBus (2 ports) System Management Bus
  - SPI/eSPI Serial Peripheral Interface, embedded SPI
  - UART (4 ports) Universal Asynchronous Receiver/Transmitter
- SATA
  - Four SATA controllers, each with up to 8 lanes of SATA Gen1/Gen2/Gen3
  - SGPIO serial GPIO, can be used for activity monitors.
- USB
  - Four USB3.1 Gen 1 (USB3.0) ports, including support for legacy USB speeds.

#### 1.9 System Overview

# 1.9.1 Mixed Processor Revision Supports

AMD Family 19h processors with different OPNs or different revisions cannot be mixed in a multiprocessor system. If the BIOS detects and unsupported configuration, the system will halt prior to x86 core release and signal a port 80 error code.

# 1.9.2 SP3 MCM Server Single-Socket

SP3-based single-socket (1P) systems target a new paradigm of high-end single socket commercial servers. These servers have a large number of memory channels, memory capacity, and I/O ports and target the following form factors:

• 1U traditional rack servers

- Blade servers
- Multi node, 1P "twins" type of shared infrastructure servers
- EATX or EATX+ servers

The characteristics and capabilities of the SP3 product in single-socket systems are shown in the following table:

*Table 13: SP3 1P Capabilities* 

|                        | SP3 1P Configuration                                       |
|------------------------|------------------------------------------------------------|
| Module Type            | MCM socketed LGA                                           |
| Module size, pad pitch | 58.5 x 75.4 @ 1.00 x 0.87mm pitch                          |
| Socket size            | 78.9 x 119.3 mm, heatsink actuated                         |
| Cores / module         | 64                                                         |
| Memory channels        | 8                                                          |
| Max DIMM/channel       | 2                                                          |
| DIMM Type              | R/LR/NV DIMM, 3DS                                          |
| Combo links/module     | Eight – 16-bit links                                       |
| (note1)                |                                                            |
| xGMI links (16-bit)    | N/A                                                        |
| Max PCIe®/module       | 128 lanes up to Gen4, plus 2 lanes up to Gen2              |
| Max SATA/module        | 32                                                         |
| (note2)                |                                                            |
| Native I/O             | USB3/2, SPI/eSPI, LPC, UART, I2C, RTC, Power control, etc. |

#### Notes:

- 1: Combo links can take the form of PCIe® up to Gen4 or SATA, with configuration restrictions.
- 2: These functions are in lieu of PCIe® on those ports (e.g., a group of 8 SATA displaces 8 PCIe® lanes).

# 1.9.2.1 SP3 1P Memory Support

The SP3 MCM provides eight memory channels. Each channel can accommodate two DDR4 DIMM connectors. The supported DIMM types are:

- One and two rank DDR4 RDIMM.
- Four and eight physical rank DDR4 LRDIMM.
- DDR4 3DS DIMM.
- NVDIMM-N.

# 1.9.2.2 SP3 1P I/O Support

The I/O interfaces for the Family 19h Models 00h-0Fh die are configurable and extremely flexible. The SP3 MCM provides eight 16-bit "combo" links, half are type A and the other half are type B.

Type A links can be configured to support:

- One 16-lane PCIe® Gen4 controller with 8 ports.
- Up to eight SATA 3 ports.

Type B links can support:

• One 16 lane PCIe® Gen4 controller with 8 ports.

Up to two additional ports of PCIe® Gen2 are supported on the two WAFL lanes in a 1P system.

This configuration capability of the links is shown in Figure 24 [Link Capabilities].

In single-socket systems, there are 8 links, 4 type A and 4 type B, all of which can be used as I/O. As an example, a one socket system that maximizes PCIe® connectivity can support up to 128 lanes of PCIe® Gen4 plus 2 lanes of PCIe® Gen2. The 16-lane links can be divided up into smaller link widths as long as there are no more than 8 ports per 16-lane group.



Figure 21: 1P System Block Diagram

#### 1.9.3 SP3 MCM Server Dual-Socket

SP3-based dual-socket (2P) systems target the high end of the dual-socket commercial space. The primary form factors are:

- 2U traditional rack servers.
- Blade servers.
- "Twins" servers. These have two dual-socket systems on a single board with shared infrastructure such as power

and network aggregation.

The characteristics and capabilities of the SP3 product in dual-socket systems are shown in the following table:

Table 14: SP3 2P Capabilities

|                            | SP3 2P Configuration                                  |
|----------------------------|-------------------------------------------------------|
| Module Type                | MCM socketed LGA                                      |
| Module size, pad pitch     | 58.5 x 75.4 @ 1.00 x 0.87mm pitch                     |
| Socket size                | 78.9 x 119.3 mm, heatsink actuated                    |
| Cores / module             | 64                                                    |
| Memory chan/module         | 8                                                     |
| Max DIMM/channel           | 2                                                     |
| DIMM Type                  | R/LR/NV DIMM, 3DS                                     |
| Combo links/module (note1) | 8 – 16-bit links                                      |
| xGMI links (16-bit)        | 3 or 4                                                |
| Max PCIe®/module           | 64 lanes up to Gen4, plus 1 lane up to Gen2           |
| Max SATA/module (note2)    | 16                                                    |
| Native I/O                 | USB3/2, SPI/eSPI, LPC, UART, I2C, RTC, Power control, |
|                            | etc.                                                  |

#### Notes:

- 1: Combo links can take the form of xGMI, PCIe®, with configuration restrictions.
- 2: These functions are in lieu of PCIe® on those lanes (e.g., a group of 8 SATA displaces 8 PCIe® lanes).

# 1.9.3.1 SP3 2P Coherent Interconnect Topology

Two SP3 MCM are interconnected using four, or three, xGMI links, depending on system bandwidth requirements. Refer to Figure 22 [2P System Block Diagram, with 4 xGMI links] and Figure 23 [2P System Block Diagram, with 3 xGMI links], accordingly.

# 1.9.3.2 SP3 2P Memory Support

Each SP3 MCM provides eight memory channels resulting in 16 memory channels in a dual-socket system. Each channel can accommodate two DDR4 DIMM connectors. The supported DIMM types are:

- One and two rank DDR4 RDIMM.
- Four and eight physical rank DDR4 LRDIMM.
- DDR4 3DS DIMM.
- NVDIMM-N.

# 1.9.3.3 SP3 2P I/O Support

The I/O interfaces for the Family 19h Models 00h-0Fh die are configurable and extremely flexible. Each IOD die generates eight 16-bit "combo" links, one is type A and the other is type B.

Type A links can be configured to support:

- One 16-bit xGMI.
- One 16-lane PCIe® Gen4 controller with 8 ports.
- Up to eight SATA 3 ports.

Type B links can support:

- One 16-bit xGMI.
- One 16 lane PCIe® Gen4 controller with 8 ports.

An additional port of PCIe® up to Gen2 is supported on the WAFL lane of each socket that is not used for socket-to-socket connectivity.

The configuration capability of the links is shown in Figure 24 [Link Capabilities].

In dual-socket systems, three or four 16-bit links are used for xGMI interconnect between MCMs. That leaves four or five 16-bit links per MCM (two or three type A, two or three type B) remaining for non-xGMI I/O.

As an example, a dual-socket system that maximizes PCIe® connectivity can support up to 160 lanes of PCIe® Gen4 plus 2 lanes of PCIe® Gen2, 80 + 1 lanes per MCM. The 16-lane links can be divided up into smaller link widths as long as there are no more than 8 ports per 16-lane group. Each MCM is connected by three or four external GMI (xGMI) links.



Figure 22: 2P System Block Diagram, with 4 xGMI links



Figure 23: 2P System Block Diagram, with 3 xGMI links



Figure 24: Link Capabilities

For additional detail and restrictions, refer to "Chapter 2.2.2 AMD Family 19h Models 00h-0Fh Processors – I/O Overview" in the AMD Socket SP3 Processor Motherboard Design Guide (MBDG) at 1.2 [Reference Documents].

# 2 Core Complex (CCX)



Figure 25: Overview of Family 19 Core Component Numbering

# 2.1 Processor x86 Core

# 2.1.1 Core Functional Information

# 2.1.2 Core Definitions

*Table 15: Definitions* 

| Term                     | Description                                                                                    |
|--------------------------|------------------------------------------------------------------------------------------------|
| BSC                      | Boot strap core. Core 0 of the BSP.                                                            |
| BSP                      | Boot strap processor.                                                                          |
| <b>Canonical-address</b> | An address in which the state of the most-significant implemented bit is duplicated in all the |
|                          | remaining higher-order bits, up to bit[63].                                                    |
| CCX                      | Core Complex where more than one core shares L3 resources.                                     |

| СМР               | Specifies the core number.                                                                                                                                      |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Core              | The instruction execution unit of the processor when the term Core is used in a x86 core context.                                                               |
| CoreCOF           | Core current operating frequency in MHz. CoreCOF =                                                                                                              |
|                   | (Core::X86::Msr::PStateDef[CpuFid[7:0]]/Core::X86::Msr::PStateDef[CpuDfsId])*200. A                                                                             |
|                   | nominal frequency reduction can occur if spread spectrum clocking is enabled.                                                                                   |
| CPL               | Current Privilege Level of the running task when the term CPL is used in a x86 core context.                                                                    |
| CpuCoreNum        | Specifies the core number.                                                                                                                                      |
| #GP               | A general-protection exception.                                                                                                                                 |
| #GP(0)            | Notation indicating a general-protection exception (#GP) with error code of 0.                                                                                  |
| IBS               | Instruction based sampling.                                                                                                                                     |
| IO configuration  | Access to configuration space through IO ports CF8h and CFCh.                                                                                                   |
| IORR              | IO range register.                                                                                                                                              |
| L1 cache          | The level 1 caches (instruction cache and the data cache).                                                                                                      |
| L2 cache          | The level 2 caches.                                                                                                                                             |
| L3                | Level 3 Cache. The L3 term is also in Addrmaps to enumerate CCX units.                                                                                          |
| L3 cache          | Level 3 Cache.                                                                                                                                                  |
| Linear (virtual)  | The address generated by a core after the segment is applied.                                                                                                   |
| address           |                                                                                                                                                                 |
| LINT              | Local interrupt.                                                                                                                                                |
| Logical address   | The address generated by a core before the segment is applied.                                                                                                  |
| LRU               | Least recently used.                                                                                                                                            |
| LVT               | Local vector table. A collection of APIC registers that define interrupts for local events (e.g., APIC[530:500] [Extended Interrupt [3:0] Local Vector Table]). |
| Macro-op          | The front-end of the pipeline breaks instructions into macro-ops and transfers (dispatches) them                                                                |
|                   | to the back-end of the pipeline for scheduling and execution. See Software Optimization Guide.                                                                  |
| Micro-op          | Processor schedulers break down macro-ops into sequences of even simpler instructions called                                                                    |
|                   | micro-ops, each of which specifies a single primitive operation. See Software Optimization                                                                      |
|                   | Guide.                                                                                                                                                          |
| NBC               | NBC=(CPUID Fn00000001_EBX[LocalApicId[3:0]] == 0). Node Base Core. The lowest numbered core in the node.                                                        |
| MTRR              | Memory-type range register. The MTRRs specify the type of memory associated with various                                                                        |
|                   | memory ranges.                                                                                                                                                  |
| NTA               | Non-Temporal Access.                                                                                                                                            |
| PTE               | Page table entry.                                                                                                                                               |
| SMI               | System management interrupt.                                                                                                                                    |
| SMM               | System Management Mode.                                                                                                                                         |
| SMT               | Simultaneous multithreading. See Core::X86::Cpuid::CoreId[ThreadsPerCore].                                                                                      |
| Speculative event | A performance monitor event counter that counts all occurrences of the event even if the event                                                                  |
|                   | occurs during speculative code execution.                                                                                                                       |
| SVM               | Secure virtual machine.                                                                                                                                         |
| Thread            | One architectural context for instruction execution.                                                                                                            |
| WDT               | Watchdog timer. A timer that detects activity and triggers an error if a specified period of time                                                               |
|                   | expires without the activity.                                                                                                                                   |
| X2APICEN          | x2 APIC is enabled. X2APICEN = (Core::X86::Msr::APIC_BAR[ApicEn] &&                                                                                             |
|                   | Core::X86::Msr::APIC_BAR[x2ApicEn]).                                                                                                                            |

# 2.1.3 Secure Virtual Machine Mode (SVM)

Support for SVM mode is indicated by Core::X86::Cpuid::FeatureExtIdEcx[SVM].

#### 2.1.3.1 BIOS support for SVM Disable

The BIOS should include the following user setup options to enable and disable AMD Virtualization™ technology.

#### 2.1.3.1.1 Enable AMD Virtualization<sup>TM</sup>

- Core::X86::Msr::VM\_CR[SvmeDisable] = 0.
- Core::X86::Msr::VM CR[Lock] = 1.
- Core::X86::Msr::SvmLockKey[SvmLockKey] = 0000\_0000\_0000\_0000h.

#### 2.1.3.1.2 Disable AMD Virtualization<sup>TM</sup>

- Core::X86::Msr::SvmLockKey[SvmLockKey] = 0000\_0000\_0000\_0000h.
- Core::X86::Msr::VM\_CR[SvmeDisable] = 1.
- Core::X86::Msr::VM\_CR[Lock] = 1.

The BIOS may also include the following user setup options to disable AMD Virtualization technology.

### 2.1.3.1.3 Disable AMD Virtualization™, with a user supplied key

- Core::X86::Msr::VM\_CR[SvmeDisable] = 1.
- Core::X86::Msr::VM CR[Lock] = 1.
- Core::X86::Msr::SvmLockKey[SvmLockKey] programmed with value supplied by user. This value should be stored in NVRAM.

#### 2.1.4 Memory Encryption

For details of the memory encryption, see docAPM2 section Secure Encrypted Virtualization. See docAPM2 section Enabling Memory Encryption Extensions for details about enabling memory encryption extensions.

#### 2.1.5 Secure Nested Paging (SEV-SNP)

#### 2.1.5.1 **Overview**

SEV with Secure Nested Paging (SEV-SNP) enables the isolation of virtual machines from the hypervisor. SEV-SNP enables both confidentiality and integrity protection of guest memory along with various other security features. SEV-SNP uses a structure called the Reverse Map Table (RMP) to enforce memory integrity. For more information on SEV-SNP, see docAPM2 section 15.36 Secure Nested Paging (SEV-SNP), and the SEV-SNP whitepaper on <a href="https://developer.amd.com/sev">https://developer.amd.com/sev</a>.

#### 2.1.5.2 RMP Entry Format

Architecturally the format of RMP entries are not specified in APM. In order to assist software, the following table specifies select portions of the RMP entry format for this specific product.

The RMP entry corresponding to a page of memory at page-aligned address X can be found at:

```
RMP Entry Address = RMP_BASE + 0x4000 + X >> 8
```

Where RMP BASE is the value of Core::X86::Msr::LS RMP BASE[RMP BASE]. For instance, if RMP BASE is

0x1000\_0000 then the RMP entry for address 0x2000 can be found at address 0x1000\_4020.

Each RMP entry is 16B in size and is formatted as follows. Software should not rely on any field definitions not specified in this table and the format of an RMP entry may change in future processors. The definitions of the fields specified here can be found in docAPM2 section 15.36.3 Reverse Map Table.

*Table 16: Reverse Map Entry* 

| RMP Entry Bit Position | Field Name             |
|------------------------|------------------------|
| [0]                    | Assigned               |
| [1]                    | Page_Size              |
| [2]                    | Immutable              |
| [11:3]                 | Reserved               |
| [50:12]                | Guest_Physical_Address |
| [60:51]                | ASID                   |
| [61]                   | VMSA                   |
| [62]                   | Validated              |
| [127:63]               | Reserved               |

#### 2.1.5.3 **CPUID Policy Enforcement**

During the launch of an SEV-SNP guest, the hypervisor provides the PSP with the CPUID information it intends to report to the guest. The PSP ensures that any security critical CPUID information can be safely relied upon by the guest before allowing a guest to successfully launch (For more details, see SEV-SNP Firmware ABI, publication number 58680).

The policy depends on the EAX, ECX, and XCR0 values at the time of CPUID execution as well as the desired output values for EAX, EBX, ECX, and EDX.

The PSP policy is defined in terms of the following definitions.

- GuestVal: CPUID result value attempting to be supplied to the guest
  - This is the CPUID result value created by the hypervisor that it wants to give to the guest
- HostVal: CPUID result value as seen in host (hypervisor) mode
  - This is the actual CPUID result value specified in this PPR

For each CPUID function, the PSP performs one of the checks described in the SEV-SNP CPUID policy check table.

Table 17: SEV-SNP CPUID policy check

| Check Type | Description                                                          | Check fails if       |
|------------|----------------------------------------------------------------------|----------------------|
| BitMask    | Any bits set in the GuestVal must also be set in HostVal.            | (GuestVal & HostVal) |
|            | This is often applied to feature fields where each bit indicates     | != GuestVal          |
|            | support for a feature                                                |                      |
| Strict     | The GuestVal must match the HostVal exactly                          | GuestVal != HostVal  |
|            | This is often applied to either security critical fields or reserved |                      |
|            | fields to enable future expansion                                    |                      |
| LessThan   | The GuestVal must be less than or equal to the HostVal               | GuestVal > HostVal   |
| UnChecked  | Any value is allowed                                                 | N/A                  |

The PSP enforces the following policy:

- If the CPUID function is not in the standard range (Fn00000000 through Fn0000FFFF) or the extended range (Fn8000 0000 through Fn8000 FFFF), the function output check is UnChecked.
- If the CPUID function is in the standard or extended range and the function is not listed in SEV-SNP CPUID

Policy table, then the output check is Strict and required to be 0. Note that if the CPUID function does not depend on ECX and/or XCR0, then the PSP policy ignores those inputs, respectively.

• Otherwise, the check is defined according to the values listed in SEV-SNP CPUID Policy table.

Table 18: SEV-SNP CPUID Policy

| CPUID Function | Description                                       | Fields  | Check     | Additional Notes                |
|----------------|---------------------------------------------------|---------|-----------|---------------------------------|
| F-0000000 FAV  | Due a service Visual and and I suggest            | A 11    | ITh       |                                 |
| Fn00000000_EAX | Processor Vendor and Largest<br>Standard Function | All     | LessThan  |                                 |
| Fn00000000_EBX | Processor Vendor                                  | All     | UnChecked |                                 |
| Fn00000000_ECX | Processor Vendor                                  | All     | UnChecked |                                 |
| Fn00000000_EDX | Processor Vendor                                  | All     | UnChecked |                                 |
| Fn00000001_EAX | Family, Model, Stepping                           | All     | LessThan  | Check applies to overall        |
| THOUGOODT_LAX  | Identifiers                                       | Tui     | Less man  | (Family, Model, Stepping) value |
| Fn00000001_EBX | LocalApicId,                                      | CLFlush | Strict    |                                 |
|                | LogicalProcessorCount, CLFlush                    | Others  | UnChecked |                                 |
| Fn00000001_ECX | Feature Identifiers                               | Bit 31  | UnChecked |                                 |
|                |                                                   | OSXSAVE | UnChecked |                                 |
|                |                                                   | Others  | BitMask   |                                 |
| Fn00000001_EDX | Feature Identifiers                               | All     | BitMask   |                                 |
|                |                                                   |         |           |                                 |
| Fn00000002_EAX | -                                                 | All     | UnChecked |                                 |
| Fn00000002_EBX | -                                                 | All     | UnChecked |                                 |
| Fn00000002_ECX | -                                                 | All     | UnChecked |                                 |
| Fn00000002_EDX | -                                                 | All     | UnChecked |                                 |
|                |                                                   |         |           |                                 |
| Fn00000004_EAX | -                                                 | All     | UnChecked |                                 |
| Fn00000004_EBX | -                                                 | All     | UnChecked |                                 |
| Fn00000004_ECX | -                                                 | All     | UnChecked |                                 |
| Fn00000004_EDX | -                                                 | All     | UnChecked |                                 |
|                |                                                   |         |           |                                 |
| Fn00000005_EAX | Monitor/MWait                                     | All     | UnChecked |                                 |
| Fn00000005_EBX | Monitor/MWait                                     | All     | UnChecked |                                 |
| Fn00000005_ECX | Monitor/MWait                                     | All     | UnChecked |                                 |
| Fn00000005_EDX | Monitor/MWait                                     | All     | UnChecked |                                 |
| Fn00000006 EAX | Thermal and Power                                 | All     | BitMask   |                                 |
| _              | Management                                        |         |           |                                 |
| Fn00000006_EBX | Thermal and Power Management                      | All     | Strict    | No fields                       |
| Fn00000006_ECX | Thermal and Power Management                      | All     | BitMask   |                                 |

| Fn00000006_EDX     | Thermal and Power<br>Management            | All    | Strict    | No fields                                        |
|--------------------|--------------------------------------------|--------|-----------|--------------------------------------------------|
| Fn00000007_EAX_x00 | Structured Extended Feature<br>Identifiers | All    | LessThan  |                                                  |
| Fn00000007_EBX_x00 | Structured Extended Feature Identifiers    | All    | BitMask   |                                                  |
| Fn00000007_ECX_x00 | Structured Extended Feature Identifiers    | OSPKE  | UnChecked |                                                  |
|                    |                                            | Others | BitMask   |                                                  |
| Fn00000007_EDX_x00 | Structured Extended Feature<br>Identifiers | All    | BitMask   |                                                  |
| Fn0000000B_EAX_xNN | Extended Topology Enumeration              | All    | UnChecked | Applies to all extended functions                |
| Fn0000000B_EBX_xNN | Extended Topology<br>Enumeration           | All    | UnChecked | Applies to all extended functions                |
| Fn0000000B_ECX_xNN | Extended Topology<br>Enumeration           | All    | UnChecked | Applies to all extended functions                |
| Fn0000000B_EDX     | Extended Topology<br>Enumeration           | All    | UnChecked |                                                  |
| Fn0000000D_EAX_x00 | Processor Extended State Enumeration       | [1:0]  | Strict    | X87 and SSE support                              |
|                    | Litumeration                               | Others | BitMask   |                                                  |
| Fn0000000D_EBX_x00 | Processor Extended State<br>Enumeration    | All    | Strict    | Strict checking takes XCR0_IN value into account |
| Fn0000000D_ECX_x00 | Processor Extended State<br>Enumeration    | All    | UnChecked | _                                                |
| Fn0000000D_EDX_x00 | Processor Extended State<br>Enumeration    | All    | Strict    |                                                  |
| Fn0000000D_EAX_x01 | Processor Extended State<br>Enumeration    | All    | BitMask   |                                                  |
| Fn0000000D_EBX_x01 | Processor Extended State<br>Enumeration    | All    | Strict    | Strict checking takes XCR0_IN value into account |
| Fn0000000D_ECX_x01 | Processor Extended State<br>Enumeration    | All    | BitMask   |                                                  |
| Fn0000000D_EDX_x01 | Processor Extended State<br>Enumeration    | All    | BitMask   |                                                  |
| Fn0000000D_EAX_x02 | Processor Extended State<br>Enumeration    | All    | Strict    |                                                  |
| Fn0000000D_EBX_x02 | Processor Extended State<br>Enumeration    | All    | Strict    |                                                  |
| Fn0000000D_ECX_x02 | Processor Extended State<br>Enumeration    | All    | Strict    |                                                  |
| Fn0000000D_EDX_x02 | Processor Extended State<br>Enumeration    | All    | Strict    | No fields                                        |
| Fn0000000D_EAX_x09 | Processor Extended State<br>Enumeration    | All    | Strict    |                                                  |

| Fn0000000D_EAX_x09  | Processor Extended State<br>Enumeration                | All | Strict    |            |
|---------------------|--------------------------------------------------------|-----|-----------|------------|
| Fn0000000D_EAX_x09  | Processor Extended State<br>Enumeration                | All | Strict    |            |
| Fn0000000D_EAX_x09  | Processor Extended State<br>Enumeration                | All | Strict    | No fields  |
| Fn0000000D_EAX_x0B  | Processor Extended State<br>Enumeration                | All | Strict    |            |
| Fn0000000D_EBX_x0B  | Processor Extended State<br>Enumeration                | All | Strict    |            |
| Fn0000000D_ECX_x0B  | Processor Extended State<br>Enumeration                | All | Strict    |            |
| Fn0000000D_EDX_x0B  | Processor Extended State<br>Enumeration                | All | Strict    | No fields  |
| Fn0000000D_EAX_x0C  | Processor Extended State<br>Enumeration                | All | Strict    |            |
| Fn0000000D_EBX_x0C  | Processor Extended State<br>Enumeration                | All | Strict    |            |
| Fn0000000D_ECX_x0C  | Processor Extended State<br>Enumeration                | All | Strict    |            |
| Fn0000000D_EDX_x0C  | Processor Extended State<br>Enumeration                | All | Strict    | No fields  |
| Fn0000000F_EAX_x00  | Resource Director Technology                           | All | Strict    | No fields  |
| 1110000001_L111_X00 | Monitor Capability                                     |     | Street    | Two fields |
| Fn0000000F_EBX_x00  | Resource Director Technology<br>Monitor Capability     | All | UnChecked |            |
| Fn0000000F_ECX_x00  | Resource Director Technology<br>Monitor Capability     | All | Strict    | No fields  |
| Fn0000000F_EDX_x00  | Resource Director Technology<br>Monitor Capability     | All | UnChecked |            |
| Fn0000000F_EAX_x01  | Resource Director Technology<br>Monitor Capability     | All | UnChecked |            |
| Fn0000000F_EBX_x01  | Resource Director Technology<br>Monitor Capability     | All | UnChecked |            |
| Fn0000000F_ECX_x01  | Resource Director Technology<br>Monitor Capability     | All | UnChecked |            |
| Fn0000000F_EDX_x01  | Resource Director Technology<br>Monitor Capability     | All | UnChecked |            |
| Ep0000010 EAV00     | Descurred Director Tacks als                           | All | Ctrict    | No fields  |
| Fn00000010_EAX_x00  | Resource Director Technology<br>Allocation Enumeration | AII | Strict    | INO HEIUS  |
| Fn00000010_EBX_x00  | Resource Director Technology<br>Allocation Enumeration | All | UnChecked |            |
| Fn00000010_ECX_x00  | Resource Director Technology<br>Allocation Enumeration | All | Strict    | No fields  |
| Fn00000010_EDX_x00  | Resource Director Technology<br>Allocation Enumeration | All | Strict    | No fields  |
| Fn00000010_EAX_x01  | Resource Director Technology<br>Allocation Enumeration | All | UnChecked |            |

| Fn00000010_EBX_x01 | Resource Director Technology<br>Allocation Enumeration | All | UnChecked |                                                          |
|--------------------|--------------------------------------------------------|-----|-----------|----------------------------------------------------------|
| Fn00000010_ECX_x01 | Resource Director Technology<br>Allocation Enumeration | All | UnChecked |                                                          |
| Fn00000010_EDX_x01 | Resource Director Technology<br>Allocation Enumeration | All | UnChecked |                                                          |
| Fn80000000_EAX     | Largest Extended Function Number                       | All | LessThan  |                                                          |
| Fn80000000_EBX     | Processor Vendor                                       | All | UnChecked |                                                          |
| Fn80000000_ECX     | Processor Vendor                                       | All | UnChecked |                                                          |
| Fn80000000_EDX     | Processor Vendor                                       | All | UnChecked |                                                          |
| Fn80000001_EAX     | Family, Model, Stepping<br>Identifiers                 | All | LessThan  | Check applies to overall (Family, Model, Stepping) value |
| Fn80000001_EBX     | BrandId Identifier                                     | All | UnChecked |                                                          |
| Fn80000001_ECX     | Feature Identifiers                                    | All | BitMask   |                                                          |
| Fn80000001_EDX     | Feature Identifiers                                    | All | BitMask   |                                                          |
| Fn80000002_EAX     | Processor Name String<br>Identifier                    | All | UnChecked |                                                          |
| Fn80000002_EBX     | Processor Name String<br>Identifier                    | All | UnChecked |                                                          |
| Fn80000002_ECX     | Processor Name String<br>Identifier                    | All | UnChecked |                                                          |
| Fn80000002_EDX     | Processor Name String<br>Identifier                    | All | UnChecked |                                                          |
| Fn80000003_EAX     | Processor Name String<br>Identifier                    | All | UnChecked |                                                          |
| Fn80000003_EBX     | Processor Name String<br>Identifier                    | All | UnChecked |                                                          |
| Fn80000003_ECX     | Processor Name String<br>Identifier                    | All | UnChecked |                                                          |
| Fn80000003_EDX     | Processor Name String<br>Identifier                    | All | UnChecked |                                                          |
| Fn80000004_EAX     | Processor Name String Identifier                       | All | UnChecked |                                                          |
| Fn80000004_EBX     | Processor Name String<br>Identifier                    | All | UnChecked |                                                          |
| Fn80000004_ECX     | Processor Name String<br>Identifier                    | All | UnChecked |                                                          |
| Fn80000004_EDX     | Processor Name String<br>Identifier                    | All | UnChecked |                                                          |

| Fn80000005_EAX | L1 TLB 2M/4M Identifiers                   | All | UnChecked |                             |
|----------------|--------------------------------------------|-----|-----------|-----------------------------|
| Fn80000005_EBX | L1 TLB 4K Identifiers                      | All | UnChecked |                             |
| Fn80000005_ECX | L1 Data Cache Identifiers                  | All | UnChecked |                             |
| Fn80000005_EDX | L1 Instruction Cache Identifiers           | All | UnChecked |                             |
| Fn80000006_EAX | L2 TLB 2M/4M Identifiers                   | All | UnChecked |                             |
| Fn80000006_EBX | L2 TLB 4K Identifiers                      | All | UnChecked |                             |
| Fn80000006_ECX | L2 Cache Identifiers                       | All | UnChecked |                             |
| Fn80000006_EDX | L2 Cache Identifiers                       | All | UnChecked |                             |
| Fn80000007_EAX | Reserved                                   | All | Strict    | No fields                   |
| Fn80000007_EBX | RAS Capabilities                           | All | BitMask   |                             |
| Fn80000007_ECX | Advanced Power Management Information      | All | UnChecked |                             |
| Fn80000007_EDX | Advanced Power Management Information      | All | BitMask   |                             |
| Fn80000008_EAX | Long Mode Address Size Identifiers         | All | LessThan  | Check applies to each field |
| Fn80000008_EBX | Extended Feature Extensions ID EBX         | All | BitMask   |                             |
| Fn80000008_ECX | Size Identifiers                           | All | UnChecked |                             |
| Fn80000008_EDX | Feature Extended Size Edx                  | All | LessThan  | Check applies to each field |
| Fn8000000A_EAX | SVM Revision and Feature<br>Identification | All | UnChecked |                             |
| Fn8000000A_EBX | SVM Revision and Feature<br>Identification | All | UnChecked |                             |
| Fn8000000A_ECX | Reserved                                   | All | Strict    | No fields                   |
| Fn8000000A_EDX | SVM Revision and Feature Identification    | All | BitMask   |                             |
| Fn80000019_EAX | L1 TLB 1G Identifiers                      | All | UnChecked |                             |
| Fn80000019_EBX | L2 TLB 1G Identifiers                      | All | UnChecked |                             |
| Fn80000019_ECX | Reserved                                   | All | Strict    | No fields                   |
| Fn80000019_EDX | Reserved                                   | All | Strict    | No fields                   |
|                |                                            |     |           |                             |

| Fn8000001A_EAX     | Performance Optimization Identifiers   | All | UnChecked |           |
|--------------------|----------------------------------------|-----|-----------|-----------|
| Fn8000001A_EBX     | Reserved                               | All | Strict    | No fields |
| Fn8000001A_ECX     | Reserved                               | All | Strict    | No fields |
| Fn8000001A_EDX     | Reserved                               | All | Strict    | No fields |
| Fn8000001B_EAX     | Instruction Based Sampling Identifiers | All | BitMask   |           |
| Fn8000001B_EBX     | Reserved                               | All | Strict    | No fields |
| Fn8000001B_ECX     | Reserved                               | All | Strict    | No fields |
| Fn8000001B_EDX     | Reserved                               | All | Strict    | No fields |
| Fn8000001D_EAX_x00 | Cache Properties (DC)                  | All | UnChecked |           |
| Fn8000001D EBX x00 | Cache Properties (DC)                  | All | UnChecked |           |
| Fn8000001D_ECX_x00 | Cache Properties (DC)                  | All | UnChecked |           |
|                    | . , ,                                  |     |           |           |
| Fn8000001D_EDX_x00 | Cache Properties (DC)                  | All | UnChecked |           |
| Fn8000001D_EAX_x01 | Cache Properties (IC)                  | All | UnChecked |           |
| Fn8000001D_EBX_x01 | Cache Properties (IC)                  | All | UnChecked |           |
| Fn8000001D_ECX_x01 | Cache Properties (IC)                  | All | UnChecked |           |
| Fn8000001D_EDX_x01 | Cache Properties (IC)                  | All | UnChecked |           |
| Fn8000001D_EAX_x02 | Cache Properties (L2)                  | All | UnChecked |           |
| Fn8000001D_EBX_x02 | Cache Properties (L2)                  | All | UnChecked |           |
| Fn8000001D_ECX_x02 | Cache Properties (L2)                  | All | UnChecked |           |
| Fn8000001D_EDX_x02 | Cache Properties (L2)                  | All | UnChecked |           |
| Fn8000001D_EAX_x03 | Cache Properties (L3)                  | All | UnChecked |           |
| Fn8000001D_EBX_x03 | Cache Properties (L3)                  | All | UnChecked |           |
| Fn8000001D_ECX_x03 | Cache Properties (L3)                  | All | UnChecked |           |
| Fn8000001D_EDX_x03 | Cache Properties (L3)                  | All | UnChecked |           |
| Fn8000001D_EAX_x04 | Cache Properties Null                  | All | UnChecked |           |
| Fn8000001D_EBX_x04 | Cache Properties Null                  | All | Strict    | No fields |
| Fn8000001D_ECX_x04 | Cache Properties Null                  | All | UnChecked |           |
| Fn8000001D_EDX_x04 | Cache Properties Null                  | All | Strict    | No fields |

| Fn8000001E_EAX     | Extended APIC ID                                 | All               | UnChecked |                                  |
|--------------------|--------------------------------------------------|-------------------|-----------|----------------------------------|
| Fn8000001E_EBX     | Core Identifiers                                 | All               | UnChecked |                                  |
| Fn8000001E_ECX     | Node Identifiers                                 | All               | UnChecked |                                  |
| Fn8000001E_EDX     | Reserved                                         | All               | UnChecked |                                  |
|                    |                                                  |                   |           |                                  |
| Fn8000001F_EAX     | AMD Secure Encryption EAX                        | All               | BitMask   |                                  |
| Fn8000001F_EBX     | AMD Secure Encryption EBX                        | VmplSupp<br>orted | LessThan  |                                  |
|                    |                                                  | Bits[11:6]        | UnChecked | Physical address width reduction |
|                    |                                                  | Others            | Strict    |                                  |
| Fn8000001F_ECX     | AMD Secure Encryption ECX                        | All               | UnChecked |                                  |
| Fn8000001F_EDX     | Minimum ASID                                     | All               | UnChecked |                                  |
|                    |                                                  |                   |           |                                  |
| Fn80000020_EAX_x00 | Platform QoS Enforcement for Memory Bandwidth    | All               | Strict    | No fields                        |
| Fn80000020_EBX_x00 | Platform QoS Enforcement for Memory Bandwidth    | All               | UnChecked |                                  |
| Fn80000020_ECX_x00 | Platform QoS Enforcement for Memory Bandwidth    | All               | Strict    | No fields                        |
| Fn80000020_EDX_x00 | Platform QoS Enforcement for Memory Bandwidth    | All               | Strict    | No fields                        |
| Fn80000020_EAX_x01 | Platform QoS Enforcement for<br>Memory Bandwidth | All               | UnChecked |                                  |
| Fn80000020_EBX_x01 | Platform QoS Enforcement for<br>Memory Bandwidth | All               | Strict    | No fields                        |
| Fn80000020_ECX_x01 | Platform QoS Enforcement for Memory Bandwidth    | All               | Strict    | No fields                        |
| Fn80000020_EDX_x01 | Platform QoS Enforcement for<br>Memory Bandwidth | All               | UnChecked |                                  |
|                    |                                                  |                   |           |                                  |
| Fn80000021_EAX     | Extended Feature 2 EAX                           | All               | BitMask   |                                  |
| Fn80000021_EBX     | Reserved                                         | All               | Strict    | No fields                        |
| Fn80000021_ECX     | Reserved                                         | All               | Strict    | No fields                        |
| Fn80000021_EDX     | Reserved                                         | All               | Strict    | No fields                        |

# 2.1.6 Effective Frequency

The effective frequency interface allows software to discern the average, or effective, frequency of a given core over a configurable window of time. This provides software a measure of actual performance rather than forcing software to assume the current frequency of the core is the frequency of the last P-state requested. Core::X86::Msr::MPERF is

incremented by hardware at the P0 frequency while the core is in C0. Core::X86::Msr::APERF increments in proportion to the actual number of core clocks cycles while the core is in C0.

The following procedure calculates effective frequency using Core::X86::Msr::MPERF and Core::X86::Msr::APERF:

- 1. At some point in time, write 0 to both MSRs.
- 2. At some later point in time, read both MSRs.
- 3. Effective frequency = (value read from Core::X86::Msr::APERF / value read from Core::X86::Msr::MPERF) \* P0 frequency.

#### Additional notes:

- The amount of time that elapses between steps 1 and 2 is determined by software.
- It is software's responsibility to disable interrupts or any other events that may occur in between the Write of Core::X86::Msr::MPERF and the Write of Core::X86::Msr::APERF in step 1 or between the Read of Core::X86::Msr::MPERF and the Read of Core::X86::Msr::APERF in step 2.
- The behavior of Core::X86::Msr::MPERF and Core::X86::Msr::APERF may be modified by Core::X86::Msr::HWCR[EffFreqCntMwait].
- The effective frequency interface provides +/- 50MHz accuracy if the following constraints are met:
  - Effective frequency is read at most one time per millisecond.
  - When reading or writing Core::X86::Msr::MPERF and Core::X86::Msr::APERF software executes only MOV instructions, and no more than 3 MOV instructions, between the two RDMSR or WRMSR instructions.
  - Core::X86::Msr::MPERF and Core::X86::Msr::APERF are invalid if an overflow occurs.

#### 2.1.7 Address Space

#### 2.1.7.1 Virtual Address Space

The processor supports 48-bit address bits of virtual memory space (256 TB) as indicated by Core::X86::Cpuid::LongModeInfo.

#### 2.1.7.2 Physical Address Space

The processor supports a 48-bit physical address space. See Core::X86::Cpuid::LongModeInfo. The processor master aborts the following upper-address transactions (to address PhysAddr):

• Link or core requests with non-zero PhysAddr[63:48].

#### 2.1.7.3 System Address Map

The processor defines a Reserved memory address region starting at FFFD\_0000\_0000h and extending up to FFFF\_FFFF. System software must not map memory into this region. Downstream host accesses to the Reserved address region results in a page fault. Upstream system device accesses to the reserved address region results in an undefined operation.

#### 2.1.7.3.1 Memory Access to the Physical Address Space

All memory accesses to the physical address space from a core are sent to its associated Data Fabric (DF). All memory accesses from a link are routed through the DF. An IO link access to physical address space indicates to the DF the cache attribute (Coherent or Non-coherent, based on bit[0] of the Sized Read and Write commands).

A core access to physical address space has two important attributes that must be determined before issuing the access to

the NB: the memory type (e.g., WB, WC, UC; as described in the MTRRs) and the access destination (DRAM or MMIO).

If the memory map maps a region as DRAM that is not populated with real storage behind it, then that area of DRAM must be mapped as UC memtype.

This mechanism is managed by the BIOS and does not require any setup or changes by system software.

### 2.1.7.3.1.1 Determining Memory Type

The memory type for a core access is determined by the highest priority of the following ranges that the access falls in: 1=Lowest priority.

- 1. The memory type as determined by architectural mechanisms.
  - See the docAPM2 chapter titled "Memory System", sections "Memory-Type Range Registers" and "Page-Attribute Table Mechanism".
  - See the docAPM2 chapter titled "Nested Paging", section "Combining Memory Types, MTRRs".
  - See Core::X86::Msr::MTRRdefType, Core::X86::Msr::MtrrVarBase, Core::X86::Msr::MtrrFix\_64K and Core::X86::Msr::MtrrFix\_16K\_0 through Core::X86::Msr::MtrrFix\_4K\_7.
- 2. TSeg & ASeg SMM mechanism (See Core::X86::Msr::SMMAddr and Core::X86::Msr::SMMMask).
- 3. CR0[CD]: If (CR0[CD] == 1) then MemType = CD.
- 4. MMIO configuration space, APIC space.
  - MMIO APIC space and MMIO config space must not overlap.
  - MemType = UC.
- 5. If ("In SMM Mode"&& ~((Core::X86::Msr::SMMMask[AValid] && "The address falls within the ASeg region") || (Core::X86::Msr::SMMMask[TValid] && "The address falls within the TSeg region"))) then MemType = CD.

#### 2.1.8 Configuration Space

PCI-defined configuration space was originally defined to allow up to 256 bytes of register space for each function of each device; these first 256 bytes are called base configuration space (BCS). It was expanded to support up to 4096 bytes per function; bytes 256 through 4095 are called extended configuration space (ECS).

The processor includes configuration space registers located in both BCS and ECS. Processor configuration space is accessed through bus 0, devices 18h to 1Fh, where device 18h corresponds to node 0 and device 1Fh corresponds to node 7. See 2.1.8.3 [Processor Configuration Space].

Configuration space is accessed by the processor through two methods as follows:

- IO-space configuration: IO instructions to addresses CF8h and CFCh.
  - Enabled through IO::IoCfgAddr[ConfigEn], which allows access to BCS.
  - Use of IO-space configuration can be programmed to generate GP faults through Core::X86::Msr::HWCR[IoCfgGpFault].
  - SMI trapping for these accesses is specified by Core::X86::Msr::SMI\_ON\_IO\_TRAP\_CTL\_STS and Core::X86::Msr::SMI\_ON\_IO\_TRAP.
- MMIO configuration: configuration space is a region of memory space.
  - The base address and size of this range is specified by Core::X86::Msr::MmioCfgBaseAddr. The size is controlled by the number of configuration-space bus numbers supported by the system. Accesses to this range are converted configuration space as follows:
- Address[31:0] = {0h, bus[7:0], device[4:0], function[2:0], offset[11:0]}.

The BIOS may use either configuration space access mechanism during boot. Before booting the OS, BIOS must disable IO access to ECS, enable MMIO configuration and build an ACPI defined MCFG table. BIOS ACPI code must use MMIO to access configuration space.

#### 2.1.8.1 MMIO Configuration Coding Requirements

MMIO configuration space accesses must use the uncacheable (UC) memory type. Instructions used to read MMIO configuration space are required to take the following form: mov eax/ax/al, any\_address\_mode;

Instructions used to write MMIO configuration space are required to take the following form: mov any\_address\_mode, eax/ax/al;

No other source/target registers may be used other than eax/ax/al.

In addition, all such accesses are required not to cross any naturally aligned DW boundary. Access to MMIO configuration space registers that do not meet these requirements result in undefined behavior.

#### 2.1.8.2 MMIO Configuration Ordering

Since MMIO configuration cycles are not serializing in the way that IO configuration cycles are, their ordering rules relative to posted may result in unexpected behavior.

Therefore, processor MMIO configuration space is designed to match the following ordering relationship that exists naturally with IO-space configuration: if a core generates a configuration cycle followed by a posted Write cycle, then the posted Write is held in the processor until the configuration cycle completes. As a result, any unexpected behavior that might have resulted if the posted Write cycle were to pass MMIO configuration cycle is avoided.

#### 2.1.8.3 Processor Configuration Space

Accesses to unimplemented registers of implemented functions are ignored: Writes dropped; Reads return 0. Accesses to unimplemented functions also ignored: Writes are dropped; however, Reads return all F's. The processor does not log any master abort events for accesses to unimplemented registers or functions.

Accesses to device numbers of devices not implemented in the processor are routed based on the configuration map registers. If such requests are master aborted, then the processor can log the event.

#### 2.1.9 PCI Configuration Legacy Access

#### IOx0CF8 [IO-Space Configuration Address] (IO::IoCfgAddr)

Read-write. Reset: 0000\_0000h.

IO::IoCfgAddr, and IO::IoCfgData are used to access system configuration space, as defined by the PCI specification. IO::IoCfgAddr provides the address register and IO::IoCfgData provides the data port. Software sets up the configuration address by writing to IO::IoCfgAddr. Then, when an access is made to IO::IoCfgData, the processor generates the corresponding configuration access to the address specified in IO::IoCfgAddr. See 2.1.8 [Configuration Space].

IO::IoCfgAddr may only be accessed through aligned, DW IO Reads and Writes; otherwise, the accesses are passed to the appropriate IO link. Accesses to IO::IoCfgAddr and IO::IoCfgData received from an IO link are treated as all other IO transactions received from an IO link. IO::IoCfgAddr and IO::IoCfgData in the processor are not accessible from an IO link

\_aliasIO; IOx0CF8; IO=0000\_0000h

| Bits | Description                                                                                                                |
|------|----------------------------------------------------------------------------------------------------------------------------|
| 31   | <b>ConfigEn</b> : <b>configuration space enable</b> . Read-write. Reset: 0. 0=IO Read and Write accesses are passed to the |

|       | appropriate IO link and no configuration access is generated. 1=IO Read and Write accesses to IO::IoCfgData are        |
|-------|------------------------------------------------------------------------------------------------------------------------|
|       | translated into configuration cycles at the configuration address specified by this register.                          |
| 30:28 | Reserved.                                                                                                              |
| 27:24 | <b>ExtRegNo:</b> extended register number. Read-write. Reset: 0h. ExtRegNo provides bits[11:8] and RegNo               |
|       | provides bits[7:2] of the byte address of the configuration register.                                                  |
| 23:16 | <b>BusNo:</b> bus number. Read-write. Reset: 00h. Specifies the bus number of the configuration cycle.                 |
| 15:11 | <b>Device</b> : <b>device number</b> . Read-write. Reset: 00h. Specifies the device number of the configuration cycle. |
| 10:8  | <b>Function</b> . Read-write. Reset: 0h. Specifies the function number of the configuration cycle.                     |
| 7:2   | RegNo: register address. Read-write. Reset: 00h. See IO::IoCfgAddr[ExtRegNo].                                          |
| 1:0   | Reserved.                                                                                                              |

| IOx0CFC [IO-Space Configuration Data Port] (IO::IoCfgData) |                                                              |  |  |  |
|------------------------------------------------------------|--------------------------------------------------------------|--|--|--|
| Read-                                                      | Read-write. Reset: 0000_0000h.                               |  |  |  |
| _aliasIO                                                   | _aliasIO; IOx0CFC; IO=0000_0000h                             |  |  |  |
| Bits                                                       | Bits Description                                             |  |  |  |
| 31:0                                                       | 31:0 Data. Read-write. Reset: 0000_0000h. See IO::IoCfgAddr. |  |  |  |

#### 2.1.10 System Software Interaction With SMT Enabled

If Core::X86::Cpuid::CoreId[ThreadsPerCore] > 0, then SMT is enabled in all cores in the system. When SMT is enabled, the resources of each core are dynamically balanced among the hardware threads executing on that core. The number of hardware threads (hereafter "threads") supported by a single core when SMT is enabled is reported in Core::X86::Cpuid::CoreId[ThreadsPerCore]. System software that is SMT-aware may take advantage of the knowledge that core resources are being shared among multiple threads when scheduling tasks to be run by each thread on each core. System software that is not SMT-aware sees each thread as an independent core.

#### 2.1.11 Register Sharing



Figure 26: Register Sharing Domains

#### MSR0000\_0010 [Time Stamp Counter] (TSC)

| Read-wri                                                                                                                                                                                                                                                                                                                                                                 | Read-write, Volatile. Reset: 0000_0000, 0000_0000h. |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--|--|--|--|
| Core::X86::Msr::TSC lthree0_core[3:0]_thread[1:0]; MSR00000010                                                                                                                                                                                                                                                                                                           |                                                     |  |  |  |  |
| Bits                                                                                                                                                                                                                                                                                                                                                                     | Description                                         |  |  |  |  |
| 63:0 TSC: time stamp counter. Read-write, Volatile. Reset: 0. The TSC increments at the P0 frequency. The TSC counts at the same rate in all P-states, all C states, S0, or S1. A read of this MSR in guest mode is affected by Core::X86::Msr::TscRateMsr. The value (TSC/TSCRatio) is the TSC P0 frequency based value (as if TSCRatio == 1.0) when (TSCRatio != 1.0). |                                                     |  |  |  |  |

*Figure 27: Instance Parameters* 

Instances of core registers are designated as ccd[n:0]\_lthree[n:0]\_core[n:0]\_thread[1:0]. Core registers may be shared at various levels of hierarchy as one register instance per node, per L3 complex, per core or per thread. The absence of the instance parameter \_thread[1:0] signifies that there is not a specific instance of said register per thread and thus the register is shared between thread[1] and thread[0]. Similarly, the absence of the instance parameter \_core[n:0] signifies that there is not a specific instance of said register per core and thus the register is shared by all cores in that L3 complex, and so on. The absence of instance parameters indicate there is one shared register at the node level. Software must coordinate writing to shared registers with other threads in the same sharing hierarchy level.

#### **2.1.12** Timers

Each core includes the following timers. These timers do not vary in frequency regardless of the current P-state or C-state.

- Core::X86::Msr::TSC; the TSC increments at the rate specified by the P0 Pstate.
- The APIC timer (Core::X86::Apic::TimerInitialCount and Core::X86::Apic::TimerCurrentCount), which increments at the rate of 2xCLKIN; the APIC timer may increment in units of between 1 and 8.

#### 2.1.13 Branch Sampling

Branch sampling is a mechanism to record taken branches after a performance monitor overflow interrupt occurs. This allows software to periodically sample a fixed number of branches after the PMC overflow is signaled. The presence of the branch sampling feature version 1 is indicated by Core::X86::Cpuid::FeatureExtIdEbx[BranchSample] == 1.

#### 2.1.13.1 Branch Sampling Registers and Usage

A bank of MSRs exist starting at MSR C001\_0300h. These MSRs are paired elements of a Core::X86::Msr::SAMP\_BR\_FROM register N and Core::X86::Msr::SAMP\_BR\_TO register N. The first sample is intended to be in register 0 and the last sample in register N-1. N can vary on future processors but for this Family/Model stepping there are MSRs for 16 branches.

Table 19: MSRs For 16 Branches

| MSR Number   | MSR Name                         |
|--------------|----------------------------------|
| MSRC001_0300 | Core::X86::Msr::SAMP_BR_FROM_n0  |
| MSRC001_0301 | Core::X86::Msr::SAMP_BR_TO_n0    |
| MSRC001_0302 | Core::X86::Msr::SAMP_BR_FROM_n1  |
| MSRC001_0303 | Core::X86::Msr::SAMP_BR_TO_n1    |
| •••          |                                  |
| MSRC001_031E | Core::X86::Msr::SAMP_BR_FROM_n15 |
| MSRC001_031F | Core::X86::Msr::SAMP_BR_TO_n15   |

The SAMP\_BR\_FROM\_N set of registers hold the segment offsets (RIP) of the branch instructions. The SAMP\_BR\_TO\_N set of registers hold the segment offsets (RIP) of the targets of the branch instructions. The sampling mode is controlled through the following bits in Core::X86::Msr::DbgExtnCfg:

- BRSMEN is the Branch Sampling Enable which turns the recording mode on for branches.
- Reserved bits DbgExtnCfg[4:3] should be set to 1 when setting BRSMEN.
- VB indicates that there are valid branches recorded in the MSRs.
- MSROFF indicates the first sampling pair of MSRs that the processor should fill with branch records. It will proceed from that specified pair to the SAMP\_BR\_FROM/TO[N-1] and then will stop recording. When it stops recording by reaching the last entry the MSROFF field will be written to 0. If software disables branch sampling while recording is active, MSROFF contains the next SAMP\_BR\_FROM/TO MSR that would have been updated. Therefore SAMP\_BR\_FROM/TO 0 to MSROFF-1 should contain valid recorded branches if the VB == 1.
- PMC is the core PMC number from 0-5 that is programmed to overflow and start the branch recording.

The branch sampling mode relies on the Performance Monitor Counting Overflow Interrupt mode to initiate the start of the sampling. Any event can be used by software as the sampling event to generate the overflow. The PMC number enabled to overflow and start branch sampling should be written into the PMC field. Note that the OS/User mode configuration of the PMC (e.g. Core::X86::Msr::PERF CTL0[OsUserMode] for PMC0) only affects PMC counting but not branch recording. This feature requires that the Perfmon LVT be enabled to deliver an NMI on the performance monitor overflow. The PMC overflow will start the process of the branch recording and the processor sets Core::X86::Msr::DBG CTL MSR[LBR] = 1 to enable the legacy LBR mechanism, regardless of its current state. When the MSRs are full the hardware sets Core::X86::Msr::DbgExtnCfg[BRSMEN] = 0, sets Core::X86::Msr::DbgExtnCfg[VB] = 1, sets Core::X86::Msr::DbgExtnCfg[MSROFF] = 0, sets Core::X86::Msr::DBG CTL MSR[LBR] =0 to disable the legacy LBR mechanism and attempts to enter the NMI handler. If the processor is in a state where NMI's are masked when the last branch sample is recorded, the processor waits until the next instruction that unmasks the NMI before entering the NMI handler. Since the NMI handler could be shared by many different sources, the NMI handler should determine if the PMC dedicated for branch sampling has overflowed. If it has, it should check Core::X86::Msr::DbgExtnCfg[VB]. If VB == 1 then branches have been recorded in the MSRs. If the MSROFF field is zero, all MSRs are full of branch records and the handler should read SAMP BR FROM n0..n15 and SAMP\_BR\_TO\_n0..n15 to collect the branch samples. If the MSROFF field is non-zero, the handler should collect partial samples from SAMP\_BR\_FROM\_n0..n(MSROFF-1) and SAMP\_BR\_TO\_n0..n(MSROFF-1). If the handler wishes to take another sample it should reset the PMC to its pre-overflow value, and write the Core::X86::Msr::DbgExtnCfg register with MSROFF = 0, VB = 0, and BRSMEN = 1. Since branch sampling requires use of the LBR feature in Core::X86::Msr::DBG CTL MSR, software should set BRSMEN = 0 before reading or writing Core::X86::Msr::DBG CTL MSR. Since the hardware does enable the legacy LBR mechanism when the feature is recording branches, the legacy MSRs: Core::X86::Msr::BR FROM, Core::X86::Msr::BR TO, Core::X86::Msr::LastExcpFromIp and Core::X86::Msr::LastExcpToIp are updated as a side effect of enabling branch sampling.

Software can use the OS and USR bits in the performance counter selected to overflow to get more samples in the desired mode.

#### 2.1.13.1.1 Special Handling for non C0 Processor States

If software requests a non C0 Processor State when branch sampling is actively recording branches in the MSRs, other incoming NMI's may be delayed. Software should avoid this problem by disabling branch sampling before requesting a non C0 State and re-enabling branch sampling after returning to the C0 state. If the processor was in the middle of recording when BRSMEN was written to zero, the processor will update the MSROFF to the next MSR location to be recorded, set VB = 1 if branches have been recorded, set the Debug Control MSR bit[0] to 0, and then attempt to enter the NMI handler.

#### 2.1.13.1.2 Virtualization and SMM

The architecture does not maintain Guest and Host copies of these MSRs so the hypervisor is required to use MSR intercepts to allow a Guest to use this mechanism. If a VMRUN targets a secure encrypted guest and branch sampling is enabled, it will be disabled and the MSROFF field updated to the next SAMP\_BR\_FROM to be written. The hypervisor will have to re-enable after the VMEXIT back to the hypervisor.

Branches in SMM and transitions to and from SMM mode are never recorded. In version 1 of branch sampling, if an SMI is received in the active period where branches are being recorded in the MSRs, the processor will end branch recording by setting BRSMEN = 0, set the VB bit to 1, update the MSROFF field to the next MSR that would be written, set Debug Control MSR bit[0] to 0 and then follow the normal interrupt handling priorities.

#### 2.1.14 Interrupts

#### 2.1.14.1 System Management Mode (SMM)

System management mode (SMM) is typically used for system control activities such as power management. These activities are typically transparent to the operating system.

#### **2.1.14.1.1 SMM Overview**

SMM is entered by a core on the next instruction boundary after a system management interrupt (SMI) is received and recognized. A core may be programmed to broadcast a special cycle to the system, indicating that it is entering SMM mode. The core then saves its state into the SMM memory state save area and jumps to the SMI service routine (or SMI handler). The pointer to the SMI handler is specified by MSRs. The code and data for the SMI handler are stored in the SMM memory area, which may be isolated from the main memory accesses.

The core returns from SMM by executing the RSM instruction from the SMI handler. The core restores its state from the SMM state save area and resumes execution of the instruction following the point where it entered SMM. The core may be programmed to broadcast a special bus cycle to the system, indicating that it is exiting SMM mode.

#### 2.1.14.1.2 Mode and Default Register Values

The software environment after entering SMM has the following characteristics:

- Addressing and operation is in Real mode.
  - A far jump, call or return in the SMI handler can only address the lower 1M of memory, unless the SMI handler first switches to protected mode.
  - If (Core::X86::Msr::SMM\_BASE[SmmBase] >= 0010\_0000h) then:
    - The value of the CS selector is undefined upon SMM entry.
    - The undefined CS selector value should not be used as the target of a far jump, call, or return.
- 4-Gbyte segment limits.
- Default 16-bit operand, address, and stack sizes (instruction prefixes can override these defaults).
- Control transfers that do not override the default operand size truncate the EIP to 16 bits.
- Far jumps or calls cannot transfer control to a segment with a base address requiring more than 20 bits, as in Real mode segment-base addressing, unless a change is made into protected mode.
- Interrupt vectors use the Real mode interrupt vector table.
- The IF flag in EFLAGS is cleared (INTR is not recognized).
- The TF flag in EFLAGS is cleared.
- The NMI and INIT interrupts are masked.
- Debug register DR7 is cleared (debug traps are disabled).

The SMM base address is specified by Core::X86::Msr::SMM\_BASE[SmmBase]. Important offsets to the base address pointer are:

- Core::X86::Msr::SMM\_BASE[SmmBase] + 8000h: SMI handler entry point.
- Core::X86::Msr::SMM\_BASE[SmmBase] + FE00h FFFFh: SMM state save area.

#### 2.1.14.1.3 SMI Sources And Delivery

The processor accepts SMIs as link-defined interrupt messages only. The core/node destination of these SMIs is a function of the destination field of these messages. However, the expectation is that all such SMI messages are specified to be delivered globally (to all cores of all nodes).

There are also several local events that can trigger SMIs. However, these local events do not generate SMIs directly. Each of them triggers a programmable IO cycle that is expected to target the SMI command port in the IO hub and trigger a global SMI interrupt message back to the coherent fabric.

Local sources of SMI events that generate the IO cycle specified in Core::X86::Msr::SmiTrigIoCycle are:

- In the core, as specified by:
  - Core::X86::Msr::McExcepRedir.
  - Core::X86::Msr::SMI\_ON\_IO\_TRAP.
- All local APIC LVT registers programmed to generate SMIs.

The status for these are stored in Core::X86::Smm::LocalSmiStatus.

#### **2.1.14.1.4 SMM** Initial State

After storing the save state, execution starts at Core::X86::Msr::SMM\_BASE[SmmBase] + 08000h. The SMM initial state is specified in the following table.

Table 20: SMM Initial State

| Register                  | SMM Initial State                                                     |
|---------------------------|-----------------------------------------------------------------------|
| CS                        | SmmBase[19:4]                                                         |
| DS                        | 0000h                                                                 |
| ES                        | 0000h                                                                 |
| FS                        | 0000h                                                                 |
| GS                        | 0000h                                                                 |
| SS                        | 0000h                                                                 |
| General-Purpose Registers | Unmodified.                                                           |
| EFLAGS                    | 0000_0002h                                                            |
| RIP                       | 0000_0000_0000_8000h                                                  |
| CR0                       | Bits[0,2,3,31] cleared (PE, EM, TS, and PG); remainder is unmodified. |
| CR4                       | 0000_0000_0000_0000h                                                  |
| GDTR                      | Unmodified.                                                           |
| LDTR                      | Unmodified.                                                           |
| IDTR                      | Unmodified.                                                           |
| TR                        | Unmodified.                                                           |
| DR6                       | Unmodified.                                                           |
| DR7                       | 0000_0000_0000_0400h                                                  |
| EFER                      | All bits are cleared except bit[12] (SVME) which is unmodified.       |

# 2.1.14.1.5 SMM Save State

In the following table, the offset field provides the offset from the SMM base address specified by Core::X86::Msr::SMM\_BASE[SmmBase].

Table 21: SMM Save State

| Offset | Size           | Conten | ts                                 | Access    |
|--------|----------------|--------|------------------------------------|-----------|
| FE00h  | Word           | ES     | Selector                           | Read-only |
| FE02h  | 6 Bytes        | 1      | Reserved                           |           |
| FE08h  | Quadword       |        | Descriptor in memory format        |           |
| FE10h  | Word           | CS     | Selector                           | Read-only |
| FE12h  | 6 Bytes        | 1      | Reserved                           |           |
| FE18h  | Quadword       |        | Descriptor in memory format        |           |
| FE20h  | Word           | SS     | Selector                           | Read-only |
| FE22h  | 6 Bytes        |        | Reserved                           |           |
| FE28h  | Quadword       |        | Descriptor in memory format        |           |
| FE30h  | Word           | DS     | Selector                           | Read-only |
| FE32h  | 6 Bytes        |        | Reserved                           |           |
| FE38h  | Quadword       |        | Descriptor in memory form          |           |
| FE40h  | Word           | FS     | Selector                           | Read-only |
| FE42h  | 2 Bytes        |        | Reserved                           | , i       |
| FE44h  | Doublewor<br>d | ]      | FS Base {16'b[47], 47:32}(note 1)  |           |
| FE48h  | Quadword       |        | Descriptor in memory format        |           |
| FE50h  | Word           | GS     | Selector                           | Read-only |
| FE52h  | 2 Bytes        | - 63   | Reserved                           | Kedu-only |
| FE54h  | Doublewor      | 1      | GS Base {16'b[47], 47:32}(note 1)  |           |
| FE3411 | d              |        | G3 Dase (10 0[47], 47.32 )(note 1) |           |
| FE58h  | Quadword       | 1      | Descriptor in memory format        |           |
| FE60h  | 4 Bytes        | GDTR   | Reserved                           | Read-only |
| FE64h  | Word           | 1      | Limit                              |           |
| FE66h  | 2 Bytes        | 1      | Reserved                           |           |
| FE68h  | Quadword       | 1      | Descriptor in memory format        |           |
| FE70h  | Word           | LDTR   | Selector                           | Read-only |
| FE72h  | Word           |        | Attributes                         |           |
| FE74h  | Doublewor<br>d |        | Limit                              |           |
| FE78h  | Quadword       |        | Base                               |           |
| FE80h  | 4 Bytes        | IDTR   | Reserved                           | Read-only |
| FE84h  | Word           |        | Limit                              |           |
| FE86h  | 2 Bytes        |        | Reserved                           |           |
| FE88h  | Quadword       |        | Base                               |           |
| FE90h  | Word           | TR     | Selector                           | Read-only |
| FE92h  | Word           | 1      | Attributes                         |           |
| FE94h  | Doublewor      | ]      | Limit                              |           |
| EEOC!  | d              | 4      | D                                  |           |
| FE98h  | Quadword       | 10.55  | Base                               |           |
| FEA0h  | Quadword       | IO_RES | START_RIP                          |           |

| FEA8h | Quadword  | IO_RESTART_RCX                                     |             |
|-------|-----------|----------------------------------------------------|-------------|
| FEB0h | Quadword  | IO_RESTART_RSI                                     |             |
| FEB8h | Quadword  | IO_RESTART_RDI                                     |             |
| FEC0h | Doublewor | Core::X86::Smm::TrapOffset [SMM IO Trap Offset]    | Read-only   |
| LCon  | d         | Gorenzioonominin Traporiset [Simili To Trap Onset] | reductionly |
| FEC4  | Doublewor | Core::X86::Smm::LocalSmiStatus                     | Read-only   |
|       | d         |                                                    |             |
| FEC8h | Byte      | Core::X86::Smm::IoRestart                          | Read-write  |
| FEC9h | Byte      | Core::X86::Smm::AutoHalt                           | Read-write  |
| FECAh | Byte      | Core::X86::Smm::NmiMask                            | Read-write  |
| FECBh | 5 Bytes   | Reserved                                           |             |
| FED0h | Quadword  | EFER                                               | Read-only   |
| FED8h | Quadword  | Core::X86::Smm::SvmState                           | Read-only   |
| FEE0h | Quadword  | Guest VMCB physical address                        | Read-only   |
| FEE8h | Quadword  | SVM Virtual Interrupt Control                      | Read-only   |
| FEF0h | 16 Bytes  | Reserved                                           |             |
| FEFCh | Doublewor | Core::X86::Smm::SmmRevID                           | Read-only   |
|       | d         |                                                    |             |
| FF00h | Doublewor | Core::X86::Smm::SmmBase                            | Read-write  |
|       | d         |                                                    |             |
| FF04h | 28 Bytes  | Reserved                                           |             |
| FF20h | Quadword  | Guest PAT                                          | Read-only   |
| FF28h | Quadword  | Host EFER (note 2)                                 |             |
| FF30h | Quadword  | Host CR4 (note 2)                                  |             |
| FF38h | Quadword  | Nested CR3 (note 2)                                |             |
| FF40h | Quadword  | Host CR0 (note 2)                                  |             |
| FF48h | Quadword  | CR4                                                |             |
| FF50h | Quadword  | CR3                                                |             |
| FF58h | Quadword  | CR0                                                |             |
| FF60h | Quadword  | DR7                                                | Read-only   |
| FF68h | Quadword  | DR6                                                |             |
| FF70h | Quadword  | RFLAGS                                             | Read-write  |
| FF78h | Quadword  | RIP                                                | Read-write  |
| FF80h | Quadword  | R15                                                |             |
| FF88h | Quadword  | R14                                                |             |
| FF90h | Quadword  | R13                                                |             |
| FF98h | Quadword  | R12                                                |             |
| FFA0h | Quadword  | R11                                                |             |
| FFA8h | Quadword  | R10                                                |             |
| FFB0h | Quadword  | R9                                                 |             |
| FFB8h | Quadword  | R8                                                 |             |
| FFC0h | Quadword  | RDI                                                | Read-write  |
| FFC8h | Quadword  | RSI                                                |             |
| FFD0h | Quadword  | RBP                                                |             |
| FFD8h | Quadword  | RSP                                                |             |
| FFE0h | Quadword  | RBX                                                |             |
| FFE8h | Quadword  | RDX                                                |             |
| FFF0h | Quadword  | RCX                                                |             |
| FFF8h | Quadword  | RAX                                                |             |

#### Notes:

- 1. This notation specifies that bit[47] is replicated in each of the 16 MSBs of the DW (sometimes called sign extended). The 16 LSBs contain bits[47:32].
- 2. Only used for an SMI in guest mode with nested paging enabled.

The SMI save state includes most of the integer execution unit. Not included in the save state are: the floating-point state, MSRs, and CR2. In order to be used by the SMI handler, these must be saved and restored. The save state is the same, regardless of the operating mode (32-bit or 64-bit).

#### 2.1.14.1.6 System Management State

The following are offsets in the SMM save state area.

#### SMMxFEC0 [SMM IO Trap Offset] (Core::X86::Smm::TrapOffset)

Read-only, Volatile. Reset: 0000\_0000h.

If the assertion of SMI is recognized on the boundary of an IO instruction, Core::X86::Smm::TrapOffset contains information about that IO instruction. For example, if an IO access targets an unavailable device, the system can assert SMI and trap the IO instruction. Core::X86::Smm::TrapOffset then provides the SMI handler with information about the IO instruction that caused the trap. After the SMI handler takes the appropriate action, it can reconstruct and then reexecute the IO instruction from SMM. Or, more likely, it can use Core::X86::Smm::IoRestart to cause the core to reexecute the IO instruction immediately after resuming from SMM.

| Criccut | e the 10 montherion manifestately street resumming from 51/11/11                                                               |  |  |  |  |
|---------|--------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bits    | Description                                                                                                                    |  |  |  |  |
| 31:16   | <b>Port</b> : <b>trapped IO port address</b> . Read-only, Volatile. Reset: 0000h. This provides the address of the IO          |  |  |  |  |
|         | instruction.                                                                                                                   |  |  |  |  |
| 15:12   | BPR: IO breakpoint match. Read-only, Volatile. Reset: 0h.                                                                      |  |  |  |  |
| 11      | <b>TF</b> : <b>EFLAGS TF value</b> . Read-only, Volatile. Reset: 0.                                                            |  |  |  |  |
| 10:7    | Reserved.                                                                                                                      |  |  |  |  |
| 6       | SZ32: size 32 bits. Read-only, Volatile. Reset: 0. 1=Port access was 32 bits.                                                  |  |  |  |  |
| 5       | <b>SZ16</b> : <b>size 16 bits</b> . Read-only, Volatile. Reset: 0. 1=Port access was 16 bits.                                  |  |  |  |  |
| 4       | SZ8: size 8 bits. Read-only, Volatile. Reset: 0. 1=Port access was 8 bits.                                                     |  |  |  |  |
| 3       | REP: repeated port access. Read-only, Volatile. Reset: 0.                                                                      |  |  |  |  |
| 2       | STR: string-based port access. Read-only, Volatile. Reset: 0.                                                                  |  |  |  |  |
| 1       | V: IO trap word valid. Read-only, Volatile. Reset: 0. 0=The other fields of this offset are not valid. 1=The core              |  |  |  |  |
|         | entered SMM on an IO instruction boundary; all information in this offset is valid.                                            |  |  |  |  |
| 0       | <b>RW</b> : <b>port access type</b> . Read-only, Volatile. Reset: 0. 0=IO Write (OUT instruction). 1=IO Read (IN instruction). |  |  |  |  |

# SMMxFEC4 [Local SMI Status] (Core::X86::Smm::LocalSmiStatus)

Read-only, Volatile. Reset: 0000\_0000h.

This offset stores status bits associated with SMI sources local to the core. For each of these bits, 1=The associated mechanism generated an SMI.

| mechanishi generated an Swii. |                                                                                                                                                                                                           |  |
|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bits                          | Description                                                                                                                                                                                               |  |
| 31:9                          | Reserved.                                                                                                                                                                                                 |  |
| 8                             | <b>MceRedirSts</b> : <b>machine check exception redirection status</b> . Read-only, Volatile. Reset: 0. This bit is associated with the SMI source specified in Core::X86::Msr::McExcepRedir[RedirSmiEn]. |  |
| 7:4                           | Reserved.                                                                                                                                                                                                 |  |
| 3:0                           | <b>IoTrapSts</b> : <b>IO trap status</b> . Read-only, Volatile. Reset: 0h. Each of these bits is associated with each of the respective SMI sources specified in Core::X86::Msr::SMI_ON_IO_TRAP.          |  |

#### SMMxFEC8 [IO Restart Byte] (Core::X86::Smm::IoRestart)

Read-write. Reset: 00h.

If the core entered SMM on an IO instruction boundary, the SMI handler may write this to FFh. This causes the core to

re-execute the trapped IO instruction immediately after resuming from SMM. The SMI handler should only write to this byte if Core::X86::Smm::TrapOffset[V] == 1; otherwise, the behavior is undefined.

If a second SMI is asserted while a valid IO instruction is trapped by the first SMI handler, the core services the second SMI prior to re-executing the trapped IO instruction. Core::X86::Smm::TrapOffset[V] == 0 during the second entry into SMM, and the second SMI handler must not rewrite this byte.

If there is a simultaneous SMI IO instruction trap and debug breakpoint trap, the processor first responds to the SMI and postpones recognizing the debug exception until after resuming from SMM. If debug registers other than DR6 and DR7 are used while in SMM, they must be saved and restored by the SMI handler. If Core::X86::Smm::IoRestart is set to FFh when the RSM instruction is executed, the debug trap does not occur until after the IO instruction is re-executed.

| Bits | its Description                                   |  |  |
|------|---------------------------------------------------|--|--|
| 7:0  | RST: SMM IO Restart Byte. Read-write. Reset: 00h. |  |  |

# SMMxFEC9 [Auto Halt Restart Offset] (Core::X86::Smm::AutoHalt)

| Read- | Read-write. Reset: 00h.                                                                                                 |  |  |  |
|-------|-------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bits  | Description                                                                                                             |  |  |  |
| 7:1   | Reserved.                                                                                                               |  |  |  |
| 0     | <b>HLT</b> : <b>halt restart</b> . Read-write. Reset: 0. 0=Entered SMM on a normal x86 instruction boundary. 1=Entered  |  |  |  |
|       | SMM from the Halt state. Upon SMM entry, this bit indicates whether SMM was entered from the Halt state.                |  |  |  |
|       | Before returning from SMM, this bit can be written by the SMI handler to specify whether the return from SMM            |  |  |  |
|       | should take the processor back to the Halt state or to the instruction-execution state specified by the SMM state       |  |  |  |
|       | save area (normally, the instruction after the halt). Clearing this bit the returns to the instruction specified in the |  |  |  |
|       | SMM save state. Setting this bit returns to the halt state. If the return from SMM takes the processor back to the      |  |  |  |
|       | Halt state, the HLT instruction is not refetched and re-executed. However, the Halt special bus cycle is broadcast      |  |  |  |
|       | and the processor enters the Halt state.                                                                                |  |  |  |

#### SMMxFECA [NMI Mask] (Core::X86::Smm::NmiMask)

| Read-write. Reset: 00h. |                                                                                                      |  |  |  |
|-------------------------|------------------------------------------------------------------------------------------------------|--|--|--|
| Bits                    | Bits Description                                                                                     |  |  |  |
| 7:1                     | Reserved.                                                                                            |  |  |  |
| 0                       | 0 NmiMask: NMI Mask. Read-write. Reset: 0. 0=NMI not masked. 1=NMI masked. Specifies whether NMI was |  |  |  |
|                         | masked upon entry to SMM.                                                                            |  |  |  |

#### SMMxFED8 [SMM SVM State] (Core::X86::Smm::SvmState)

| OIVIIVI | MAX LDG [SWIN 5 VW State] (Core200Smin5 Vm State) |                                                               |  |  |  |
|---------|---------------------------------------------------|---------------------------------------------------------------|--|--|--|
| Read-   | Read-only, Volatile. Reset: 0000_0000_0000_0000h. |                                                               |  |  |  |
| This o  | ffset stores                                      | s the SVM state of the processor upon entry into SMM.         |  |  |  |
| Bits    | Descripti                                         | on                                                            |  |  |  |
| 63:4    | Reserved.                                         |                                                               |  |  |  |
| 3       | HostEfla                                          | HostEflagesIF: host EFLAGS IF. Read-only, Volatile. Reset: 0. |  |  |  |
| 2:0     | SvmState                                          | e. Read-only, Volatile. Reset: 0h.                            |  |  |  |
|         | ValidValu                                         | ValidValues:                                                  |  |  |  |
|         | Value                                             | Description                                                   |  |  |  |
|         | Oh SMM entered from a non-guest state.            |                                                               |  |  |  |
|         | 1h                                                | Reserved.                                                     |  |  |  |
|         | 2h                                                | 2h SMM entered from a guest state.                            |  |  |  |
|         | 5h-3h                                             | 5h-3h Reserved.                                               |  |  |  |
|         | 6h                                                | 6h SMM entered from a guest state with nested paging enabled. |  |  |  |
|         | 7h                                                | Reserved.                                                     |  |  |  |

#### SMMxFEFC [SMM Revision Identifier] (Core::X86::Smm::SmmRevID)

| Read-  | Read-only. Reset: 0003_0064h.                                          |  |  |
|--------|------------------------------------------------------------------------|--|--|
| This o | This offset stores the SVM state of the processor upon entry into SMM. |  |  |
| Bits   | Description                                                            |  |  |
| 31:18  | Reserved.                                                              |  |  |
| 17     | <b>BRL</b> . Read-only. Reset: 1. 1=Base relocation supported.         |  |  |
| 16     | IOTrap. Read-only. Reset: 1. 1=IO trap supported.                      |  |  |
| 15:0   | Revision. Read-only. Reset: 0064h.                                     |  |  |

# SMMxFE00 [SMM Base Address] (Core::X86::Smm::SmmBase)

| Read-  | ead-write, Volatile. Reset: 0000_0000_0000_0000h.                                        |  |  |
|--------|------------------------------------------------------------------------------------------|--|--|
| This o | This offset stores the base of the SMM-State of the processor upon entry into SMM.       |  |  |
| Bits   | Description                                                                              |  |  |
| 63:32  | 3:32 Reserved.                                                                           |  |  |
| 31:0   | SmmBase. Read-write, Volatile. Reset: 0000_0000h. See Core::X86::Msr::SMM_BASE[SmmBase]. |  |  |

#### 2.1.14.1.7 Exceptions and Interrupts in SMM

When SMM is entered, the core masks INTR, NMI, SMI, and INIT interrupts. The core clears the IF flag to disable INTR interrupts. To enable INTR interrupts within SMM, the SMM handler must set the IF flag to 1.

Generating an INTR interrupt can be used for unmasking NMI interrupts in SMM. The core recognizes the assertion of NMI within SMM immediately after the completion of an IRET instruction. Once NMI is recognized within SMM, NMI recognition remains enabled until SMM is exited, at which point NMI masking is restored to the state it was in before entering SMM.

While in SMM, the core responds to STPCLK interrupts, as well as to all exceptions that may be caused by the SMI handler.

#### 2.1.14.1.8 The Protected ASeg and TSeg Areas

These ranges are controlled by Core::X86::Msr::SMMAddr and Core::X86::Msr::SMMMask; see those registers for details.

#### 2.1.14.1.9 SMM Special Cycles

Special cycles can be initiated on entry and exit from SMM to acknowledge to the system that these transitions are occurring. These are controlled by Core::X86::Msr::HWCR[RsmSpCycDis,SmiSpCycDis].

#### 2.1.14.1.10 Locking SMM

The SMM registers (Core::X86::Msr::SMMAddr and Core::X86::Msr::SMMMask) can be locked from being altered by setting Core::X86::Msr::HWCR[SmmLock]. SBIOS must lock the SMM registers after initialization to prevent unexpected changes to these registers.

#### 2.1.14.1.11 SMM Page Configuration Lock

The SMM Page Configuration Lock feature allows SMM handler code to lock the paging configuration. Once locked, the paging configuration cannot be modified until RSM completes.

Core::X86::Cpuid::FeatureExt2Eax[SmmPgCfgLock] Specifies SMM page configuration locking is supported.

Core::X86::Msr::HWCR[SmmPgCfgLock] locks registers related to page configuration. If not in SMM mode, Error-on-

write-1. Cleared on RSM instruction.

If Core::X86::Msr::HWCR[SmmPgCfgLock], WRMSR of Core::X86::Msr::EFER results in an error. If Core::X86::Msr::HWCR[SmmPgCfgLock], MOV CR0, CR3 and CR4 instructions result in an error.

#### 2.1.14.2 **Local APIC**

Family 19h, Model 01h supports the APIC interrupt controller and the X2APIC interrupt controllers. See 2.1.14.2.2 [Local APIC Registers] for the APIC registers and Core::X86::Msr::APIC\_ID through Core::X86::Msr::ExtendedInterruptLvtEntries for the X2APIC registers.

#### 2.1.14.2.1 Local APIC Functional Description

The local APIC contains logic to receive interrupts from a variety of sources and to send interrupts to other local APICs, as well as registers to control its behavior and report status. Interrupts can be received from:

- IO devices including the IO hub (IO APICs)
- Other local APICs (inter-processor interrupts)
- APIC timer
- · Thermal events
- Performance counters
- Legacy local interrupts from the IO hub (INTR and NMI)
- APIC internal errors

The APIC timer, thermal events, performance counters, local interrupts, and internal errors are all considered local interrupt sources, and their routing is controlled by local vector table entries. These entries assign a message type and vector to each interrupt, allow them to be masked, and track the status of the interrupt.

IO and inter-processor interrupts have their message type and vector assigned at the source and are unaltered by the local APIC. They carry a destination field and a mode bit that together determine which local APIC(s) accepts them. The destination mode (DM) bit specifies if the interrupt request packet should be handled in physical or logical destination mode.

#### 2.1.14.2.1.1 Detecting and Enabling

The presence of APIC is detected via Core::X86::Cpuid::FeatureIdEdx[APIC], and the presence of X2APIC is detected via Core::X86::Cpuid::FeatureIdEcx[X2APIC].

The local APIC is enabled via Core::X86::Msr::APIC\_BAR[ApicEn]. The X2APIC is enabled via Core::X86::Msr::APIC\_BAR[x2ApicEn]. Reset forces the APIC and X2APIC disabled.

#### 2.1.14.2.1.2 APIC Register Space

#### MMIO APIC space:

- Memory mapped to a 4-KB range. The memory type of this space is the UC memory type. The base address of this range is specified by {Core::X86::Msr::APIC\_BAR[ApicBar[47:12]],000h}.
- The mnemonic is defined to be APICxXXX; where XXX is the byte address offset from the base address starting with APICx020 through APICx530 (Core::X86::Apic::ApicId Core::X86::Apic::ExtendedInterruptLvtEntries).
- Treated as normal memory space when APIC is disabled, as specified by Core::X86::Msr::APIC\_BAR[ApicEn]. MSR X2APIC space:
  - The local APIC register space in x2APIC mode.
  - MMIO APIC registers in x2APIC mode is defined by the register from MSR0000\_0802 to MSR0000\_08[53:50] (Core::X86::Msr::APIC ID through Core::X86::Msr::ExtendedInterruptLvtEntries).
  - If (Core::X86::Msr::APIC\_BAR[x2ApicEn] == 0) then GP-read-write.

• RDMSR/WRMSR will occur in program order.

#### 2.1.14.2.1.3 ApicId Enumeration Requirements

Note: Family 19h Model 00h-0Fh processors do not require contiguous ApicId assignments.

Operating systems are expected to use Core::X86::Cpuid::SizeId[ApicIdSize], the number of least significant bits in the Initial APIC ID that indicate core ID within a processor, in constructing per-core CPUID masks. Core::X86::Cpuid::SizeId[ApicIdSize] determines the maximum number of cores (MNC) that the processor could theoretically support, not the actual number of cores that are actually implemented or enabled on the processor, as indicated by Core::X86::Cpuid::SizeId[NC].

#### 2.1.14.2.1.4 Physical Destination Mode

The interrupt is only accepted by the local APIC whose Core::X86::Apic::ApicId[ApicId] matches the destination field of the interrupt. Physical mode allows up to 255 APICs to be addressed individually.

# 2.1.14.2.1.5 Logical Destination Mode

A local APIC accepts interrupts selected by Core::X86::Apic::LocalDestination and the destination field of the interrupt using either cluster or flat format as configured by Core::X86::Apic::DestinationFormat[Format].

If flat destinations are in use, bits[7:0] of Core::X86::Apic::LocalDestination[Destination] are checked against bits[7:0] of the arriving interrupt's destination field. If any bit position is set in both fields, the local APIC is a valid destination. Flat format allows up to 8 APICs to be addressed individually.

If cluster destinations are in use, bits[7:4] of Core::X86::Apic::LocalDestination[Destination] are checked against bits[7:4] of the arriving interrupt's destination field to identify the cluster. If all of bits[7:4] match, then bits[3:0] of Core::X86::Apic::LocalDestination[Destination] and the interrupt destination are checked for any bit positions that are set in both fields to identify processors within the cluster. If both conditions are met, the local APIC is a valid destination. Cluster format allows 15 clusters of 4 APICs each to be addressed.

#### **2.1.14.2.1.6 Interrupt Delivery**

SMI, NMI, INIT, Startup, and External interrupts are classified as non-vectored interrupts.

When an APIC accepts a non-vectored interrupt, it is handled directly by the processor instead of being queued in the APIC. When an APIC accepts a fixed or lowest-priority interrupt, it sets the bit in Core::X86::Apic::InterruptRequest corresponding to the vector in the interrupt. For local interrupt sources, this comes from the vector field in that interrupt's local vector table entry. The corresponding bit in Core::X86::Apic::TriggerMode is set if the interrupt is level-triggered and cleared if edge-triggered. If a subsequent interrupt with the same vector arrives when the corresponding bit in Core::X86::Apic::InterruptRequest[RequestBits] is already set, the two interrupts are collapsed into one. Vectors[15:0] are Reserved.

#### 2.1.14.2.1.7 Vectored Interrupt Handling

Core::X86::Apic::TaskPriority and Core::X86::Apic::ProcessorPriority each contain an 8-bit priority divided into a main priority (bits[7:4]) and a priority sub-class (bits[3:0]). The task priority is assigned by software to set a threshold priority at which the processor is interrupted.

The processor priority is calculated by comparing the main priority (bits[7:4]) of Core::X86::Apic::TaskPriority[Priority]

to bits[7:4] of the 8-bit encoded value of the highest bit set in Core::X86::Apic::InService. The processor priority is the higher of the two main priorities.

The processor priority is used to determine if any accepted interrupts (indicated by

Core::X86::Apic::InterruptRequest[RequestBits]) are high enough priority to be serviced by the processor. When the processor is ready to service an interrupt, the highest bit in Core::X86::Apic::InterruptRequest[RequestBits] is cleared, and the corresponding bit is set in Core::X86::Apic::InServiceBits].

When the processor has completed service for an interrupt, it performs a Write to Core::X86::Apic::EndOfInterrupt, clearing the highest bit in Core::X86::Apic::InService[InServiceBits] and causing the next-highest interrupt to be serviced. If the corresponding bit in Core::X86::Apic::TriggerMode[TriggerModeBits] is set, a Write to Core::X86::Apic::EndOfInterrupt is performed on all APICs to complete service of the interrupt at the source.

#### 2.1.14.2.1.8 Interrupt Masking

Interrupt masking is controlled by the Core::X86::Apic::ExtendedApicControl. If

Core::X86::Apic::ExtendedApicControl[IerEn] is set, Core::X86::Apic::InterruptEnable are used to mask interrupts. Any bit in Core::X86::Apic::InterruptEnable[InterruptEnableBits] that is clear indicates the corresponding interrupt is masked. A masked interrupt is not serviced and the corresponding bit in Core::X86::Apic::InterruptRequest[RequestBits] remains set.

# 2.1.14.2.1.9 Spurious Interrupts

In the event that the task priority is set to or above the level of the interrupt to be serviced, the local APIC delivers a spurious interrupt vector to the processor, as specified by Core::X86::Apic::SpuriousInterruptVector.

Core::X86::Apic::EndOfInterrupt occurs.

#### 2.1.14.2.1.10 Spurious Interrupts Caused by Timer Tick Interrupt

A typical interrupt is asserted until it is serviced. An interrupt is de-asserted when software clears the interrupt status bit within the interrupt service routine. Timer tick interrupt is an exception, since it is de-asserted regardless of whether it is serviced or not.

The processor is not always able to service interrupts immediately (i.e., when interrupts are masked by clearing EFLAGS.IM).

If the processor is not able to service the timer tick interrupt for an extended period of time, the INTR caused by the first timer tick interrupt asserted during that time is delivered to the local APIC in ExtInt mode and latched, and the subsequent timer tick interrupts are lost. The following cases are possible when the processor is ready to service interrupts:

- An ExtInt interrupt is pending, and INTR is asserted. This results in timer tick interrupt servicing. This occurs 50 percent of the time.
- An ExtInt interrupt is pending, and INTR is de-asserted. The processor sends the interrupt acknowledge cycle, but when the PIC receives it, INTR is de-asserted, and the PIC sends a spurious interrupt vector. This occurs 50 percent of the time.

There is a 50 percent probability of spurious interrupts to the processor.

#### 2.1.14.2.1.11 Lowest-Priority Interrupt Arbitration

Fixed and non-vectored interrupts are accepted by their destination APICs without arbitration.

Delivery of lowest-priority interrupts requires all APICs to arbitrate to determine which one accepts the interrupt. If Core::X86::Apic::SpuriousInterruptVector[FocusDisable] is clear, then the focus processor for an interrupt always accepts the interrupt. A processor is the focus of an interrupt if it is already servicing that interrupt (corresponding bit in Core::X86::Apic::InService[InServiceBits] is set) or if it already has a pending request for that interrupt (corresponding bit in Core::X86::Apic::InterruptRequest[RequestBits] is set). If Core::X86::Apic::ExtendedApicControl[IerEn] is set, the interrupt must also be enabled in Core::X86::Apic::InterruptEnable[InterruptEnableBits] for a processor to be the focus processor. If there is no focus processor for an interrupt, or focus processor checking is disabled, then each APIC calculates an arbitration priority value, stored in Core::X86::Apic::ArbitrationPriority, and the one with the lowest result accepts the interrupt.

The arbitration priority value is calculated by comparing Core::X86::Apic::TaskPriority[Priority] with the 8-bit encoded value of the highest bit set in Core::X86::Apic::InterruptRequest[RequestBits] (IRRVec) and the 8-bit encoded value of the highest bit set Core::X86::Apic::InService[InServiceBits] (ISRVec). If Core::X86::Apic::ExtendedApicControl[IerEn] is set the IRRVec and ISRVec are based off the highest enabled interrupt. The main priority bits[7:4] are compared as follows:

```
if ((TaskPriority[Priority[7:4]] >= InterruptRequest[IRRVec[7:4]])
&&(TaskPriority[Priority[7:4]] > InService[ISRVec[7:4]])) {
ArbitrationPriority[Priority] = TaskPriority[Priority]
} elsif { (InterruptRequest[IRRVec[7:4]] > InService[ISRVec[7:4]])
ArbitrationPriority[Priority] = {InterruptRequest[IRRVec[7:4]],0h}
} else {
ArbitrationPriority[Priority] = {InService[ISRVect[7:4]],0h}
}
```

## 2.1.14.2.1.12 Inter-Processor Interrupts

The Core::X86::Apic::InterruptCommandLow and Core::X86::Apic::InterruptCommandHigh provide a mechanism for generating interrupts in order to redirect an interrupt to another processor, originate an interrupt to another processor, or allow a processor to interrupt itself. A Write to register Core::X86::Apic::InterruptCommandLow causes an interrupt to be generated with the properties specified by the Core::X86::Apic::InterruptCommandLow and Core::X86::Apic::InterruptCommandHigh fields.

Message type (bits[10:8]) == 011b (Remote Read) is deprecated.

Not all combinations of ICR fields are valid. Only the following combinations are valid: Note: x indicates a don't care.

| Table   | 22. | ICR      | Valid   | Combin | ations                                  |
|---------|-----|----------|---------|--------|-----------------------------------------|
| TODDIE. | ~~. | 1 ( 11 ) | VUITIUI |        | 111111111111111111111111111111111111111 |

| Message Type                       | Trigger Mode | Level  | Destination Shorthand             |
|------------------------------------|--------------|--------|-----------------------------------|
| Fixed                              | Edge         | X      | X                                 |
|                                    | Level        | Assert | X                                 |
| Lowest Priority, SMI,<br>NMI, INIT | Edge         | X      | Destination or all excluding self |
|                                    | Level        | Assert | Destination or all excluding self |
| Startup                            | X            | X      | Destination or all excluding self |

#### **2.1.14.2.1.13 APIC Timer Operation**

The local APIC contains a 32-bit timer, controlled by Core::X86::Apic::TimerLvtEntry,

Core::X86::Apic::TimerInitialCount, and Core::X86::Apic::TimerDivideConfiguration. The processor bus clock is divided by the value in Core::X86::Apic::TimerDivideConfiguration[Div[3:0]] to obtain a time base for the timer. When Core::X86::Apic::TimerInitialCount[Count] is written, the value is copied into Core::X86::Apic::TimerCurrentCount. Core::X86::Apic::TimerCurrentCount[Count] is decremented at the rate of the divided clock. When the count reaches 0, a timer interrupt is generated with the vector specified in Core::X86::Apic::TimerLvtEntry[Vector]. If Core::X86::Apic::TimerLvtEntry[Mode] specifies periodic operation, Core::X86::Apic::TimerCurrentCount[Count] is reloaded with the Core::X86::Apic::TimerInitialCount[Count] value, and it continues to decrement at the rate of the divided clock. If Core::X86::Apic::TimerLvtEntry[Mask] is set, timer interrupts are not generated.

#### 2.1.14.2.1.14 Generalized Local Vector Table

All LVTs (Core::X86::Apic::ThermalLvtEntry to Core::X86::Apic::LVTLINT, and

Core::X86::Apic::ExtendedInterruptLvtEntries) support a generalized message type as follows:

- 000b=Fixed
- 010b=SMI
- 100b=NMI
- 111b=ExtINT
- All other messages types are Reserved.

#### 2.1.14.2.1.15 State at Reset

At power-up or reset, the APIC is hardware disabled (Core::X86::Msr::APIC\_BAR[ApicEn] == 0) so only SMI, NMI, INIT, and ExtInt interrupts may be accepted.

The APIC can be software disabled through Core::X86::Apic::SpuriousInterruptVector[APICSWEn]. The software disable has no effect when the APIC is hardware disabled.

When a processor accepts an INIT interrupt, the APIC is reset as at power-up, with the exception that:

- Core::X86::Apic::ApicId is unaffected.
- Pending APIC register writes complete.

#### 2.1.14.2.2 Local APIC Registers

| APIC      | x020 [APIC ID] (Core::X86::Apic::ApicId)                                                                                      |  |  |  |
|-----------|-------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Read-o    | Read-only.                                                                                                                    |  |  |  |
| _ccd[7:0] | ]_lthree0_core[7:0]_thread[1:0]; APICx020; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h}                              |  |  |  |
| Bits      | Description                                                                                                                   |  |  |  |
| 31:24     | <b>ApicId</b> : <b>APIC ID</b> . Read-only. Reset: XXh. The reset value varies based on core number. See 2.1.14.2.1.3 [ApicId |  |  |  |
|           | Enumeration Requirements].                                                                                                    |  |  |  |
| 23:0      | Reserved.                                                                                                                     |  |  |  |

| APIC     | Cx030 [APIC Version] (Core::X86::Apic::ApicVersion)                                                                  |  |  |  |
|----------|----------------------------------------------------------------------------------------------------------------------|--|--|--|
| Read-    | Read-only.                                                                                                           |  |  |  |
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; APICx030; APIC={Core::X86::Msr:::APIC_BAR[ApicBar[47:12]] , 000h}                   |  |  |  |
| Bits     | Description                                                                                                          |  |  |  |
| 31       | <b>ExtApicSpace</b> : <b>extended APIC register space present</b> . Read-only. Reset: 1. 1=Indicates the presence of |  |  |  |
|          | extended APIC register space starting at Core::X86::Apic::ExtendedApicFeature.                                       |  |  |  |
| 30:25    | Reserved.                                                                                                            |  |  |  |
| 24       | <b>DirectedEoiSupport</b> : <b>directed EOI support</b> . Read-only. Reset: Fixed,0. 0=Directed EOI capability not   |  |  |  |
|          | supported.                                                                                                           |  |  |  |

| 23:16 | <b>MaxLvtEntry</b> . Read-only. Reset: XXh. Specifies the number of entries in the local vector table minus one. |
|-------|------------------------------------------------------------------------------------------------------------------|
| 15:8  | Reserved.                                                                                                        |
| 7:0   | <b>Version</b> . Read-only. Reset: 10h. Indicates the version number of this APIC implementation.                |

#### APICx080 [Task Priority] (Core::X86::Apic::TaskPriority)

|          | - 0-1                                                                                                                         |  |  |  |  |
|----------|-------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Read-    | Read-write. Reset: 0000_0000h.                                                                                                |  |  |  |  |
| _ccd[7:0 | )]_lthree0_core[7:0]_thread[1:0];                                                                                             |  |  |  |  |
| Bits     | Description                                                                                                                   |  |  |  |  |
| 31:8     | Reserved.                                                                                                                     |  |  |  |  |
| 7:0      | <b>Priority</b> . Read-write. Reset: 00h. This field is assigned by software to set a threshold priority at which the core is |  |  |  |  |
|          | interrupted.                                                                                                                  |  |  |  |  |

# APICx090 [Arbitration Priority] (Core::X86::Apic::ArbitrationPriority)

| Read-    | Read-only, Volatile. Reset: 0000_0000h.                                                                                     |  |  |  |
|----------|-----------------------------------------------------------------------------------------------------------------------------|--|--|--|
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; APICx090; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h}                            |  |  |  |
| Bits     | Bits Description                                                                                                            |  |  |  |
| 31:8     | Reserved.                                                                                                                   |  |  |  |
| 7:0      | 7:0 <b>Priority</b> . Read-only, Volatile. Reset: 00h. Indicates the current priority for a pending interrupt, or a task or |  |  |  |
|          | interrupt being serviced by the core. The priority is used to arbitrate between cores to determine which accepts a          |  |  |  |
|          | lowest-priority interrupt request.                                                                                          |  |  |  |

# APICx0A0 [Processor Priority] (Core::X86::Apic::ProcessorPriority)

| Read-    | Read-only, Volatile. Reset: 0000_0000h.                                                                                        |  |  |  |  |
|----------|--------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; APICx0A0; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h}                       |  |  |  |  |
| Bits     | Bits Description                                                                                                               |  |  |  |  |
| 31:8     | Reserved.                                                                                                                      |  |  |  |  |
| 7:0      | <b>Priority</b> . Read-only, Volatile. Reset: 00h. Indicates the core's current priority servicing a task or interrupt, and is |  |  |  |  |
|          | used to determine if any pending interrupts should be serviced. It is the higher value of the task priority value and          |  |  |  |  |
|          | the current highest in-service interrupt.                                                                                      |  |  |  |  |

# APICx0B0 [End of Interrupt] (Core::X86::Apic::EndOfInterrupt)

| Write-   | Write-only.                                                                                                                |  |  |  |
|----------|----------------------------------------------------------------------------------------------------------------------------|--|--|--|
| This re  | This register is written by the software interrupt handler to indicate the servicing of the current interrupt is complete. |  |  |  |
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; APICx0B0; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h}                           |  |  |  |
| Bits     | Description                                                                                                                |  |  |  |
| 31:0     | Reserved.                                                                                                                  |  |  |  |

# APICx0C0 [Reserved] (Core::X86::Apic::RemoteRead)

| Read-only. Reset: 0000 0000h.                                                                            |  |
|----------------------------------------------------------------------------------------------------------|--|
| <del>-</del>                                                                                             |  |
| Remote Read is deprecated.                                                                               |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; APICx0C0; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h} |  |
| Bits Description                                                                                         |  |
| 1                                                                                                        |  |
| 31:0   Reserved.                                                                                         |  |

#### APICx0D0 [Logical Destination] (Core::X86::Apic::LocalDestination)

| Read-write, Volatile. Reset: 0000_0000h. |                                                                                                                        |  |  |
|------------------------------------------|------------------------------------------------------------------------------------------------------------------------|--|--|
| _ccd[7:0                                 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; APICx0D0; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h}               |  |  |
| Bits                                     | Description                                                                                                            |  |  |
| 31:24                                    | <b>Destination</b> . Read-write, Volatile. Reset: 00h. This APIC's destination identification. Used to determine which |  |  |
|                                          | interrupts should be accepted.                                                                                         |  |  |
| 23:0                                     | Reserved.                                                                                                              |  |  |

# APICx0E0 [Destination Format] (Core::X86::Apic::DestinationFormat)

| Read-v   | write. Reset: F000_0000h.                                                                                                |                                |  |
|----------|--------------------------------------------------------------------------------------------------------------------------|--------------------------------|--|
| Only s   | Only supported in xAPIC mode.                                                                                            |                                |  |
| _ccd[7:0 | ccd[7:0]_lthree0_core[7:0]_thread[1:0]; APICx0E0; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h}                  |                                |  |
| Bits     | ts Description                                                                                                           |                                |  |
| 31:28    | <b>Format</b> . Read-write. Reset: Fh. Controls which format to use when accepting interrupts with a logical destination |                                |  |
|          | mode.                                                                                                                    |                                |  |
|          | ValidValues:                                                                                                             |                                |  |
|          | Value Description                                                                                                        |                                |  |
|          | 0h                                                                                                                       | Cluster destinations are used. |  |
|          | Eh-1h                                                                                                                    | Reserved.                      |  |
|          | Fh                                                                                                                       | Flat destinations are used.    |  |
| 27:0     | Reserved.                                                                                                                |                                |  |

# Reset: 0000\_00FFh. \_ccd[7:0]\_three0\_core[7:0]\_thread[1:0]; APICx0F0; APIC={Core::X86::Msr::APIC\_BAR[ApicBar[47:12]], 000h} Bits Description 31:10 Reserved. 9 FocusDisable. Read-write. Reset: 0. 1=Disable focus core checking during lowest-priority arbitrated interrupts. 8 APICSWEn: APIC software enable. Read-write, Volatile. Reset: 0. 0=SMI, NMI, INIT, LINT[1:0], and Startup interrupts may be accepted; pending interrupts in Core::X86::Apic::InService and Core::X86::Apic::InterruptRequest are held, but further fixed, lowest-priority, and ExtInt interrupts are not accepted. All LVT entry mask bits are set and cannot be cleared. 7:0 Vector. Read-write, Volatile. Reset: FFh. The vector that is sent to the core in the event of a spurious interrupt.

# APICx1[0...7]0 [In-Service] (Core::X86::Apic::InService)

| Read-only, Volatile. Reset: 0000_0000h.                                                                                    |  |  |
|----------------------------------------------------------------------------------------------------------------------------|--|--|
| The in-service registers provide a bit per interrupt to indicate that the corresponding interrupt is being serviced by the |  |  |
| core. The first 16 InServiceBits of the first Core::X86::Apic::InService register are Reserved.                            |  |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n0; APICx100; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]] , 000h}               |  |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n1; APICx110; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h}                |  |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n2; APICx120; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h}                |  |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n3; APICx130; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h}                |  |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n4; APICx140; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h}                |  |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n5; APICx150; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h}                |  |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n6; APICx160; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h}                |  |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n7; APICx170; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h}                |  |  |
| Bits Description                                                                                                           |  |  |
| 31:0 <b>InServiceBits</b> . Read-only, Volatile. Reset: 0000_0000h. These bits are set when the corresponding interrupt is |  |  |
| being serviced by the core.                                                                                                |  |  |

#### APICx1[8...F]0 [Trigger Mode] (Core::X86::Apic::TriggerMode)

| 1 30 /                                                                                                                   |
|--------------------------------------------------------------------------------------------------------------------------|
| Read-only, Volatile. Reset: 0000_0000h.                                                                                  |
| The trigger mode registers provide a bit per interrupt to indicate the assertion mode of each interrupt. The first 16    |
| TriggerModeBits of the each thread's APIC[1F0:180] registers are Reserved.                                               |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n0; APICx180; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h}              |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n1; APICx190; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h}              |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n2; APICx1A0; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]] , 000h}             |
| $[\ccd[7:0]] three0\_core[7:0]\_thread[1:0]\_n3; APICx1B0; APIC=\{Core::X86::Msr::APIC\_BAR[ApicBar[47:12]]\ ,000h\}$    |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n4; APICx1C0; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]] , 000h}             |
| [_ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n5; APICx1D0; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]] , 000h}            |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n6; APICx1E0; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h}              |
| $\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]\_n7; APICx1F0; APIC=\{Core::X86::Msr::APIC\_BAR[ApicBar[47:12]]\ ,\ 000h\}$ |
| Bits Description                                                                                                         |

31:0 **TriggerModeBits**. Read-only, Volatile. Reset: 0000\_0000h. The corresponding trigger mode bit is updated when an interrupt is accepted. 1=Level-triggered interrupt. 0=Edge-triggered interrupt.

|      | /alidValues:                                             |  |
|------|----------------------------------------------------------|--|
| Bit  | Description                                              |  |
| [0]  | 0=Edge-triggered interrupt. 1=Level-triggered interrupt. |  |
| [1]  | 0=Edge-triggered interrupt. 1=Level-triggered interrupt. |  |
| [2]  | 0=Edge-triggered interrupt. 1=Level-triggered interrupt. |  |
| [3]  | 0=Edge-triggered interrupt. 1=Level-triggered interrupt. |  |
| [4]  | 0=Edge-triggered interrupt. 1=Level-triggered interrupt. |  |
| [5]  | 0=Edge-triggered interrupt. 1=Level-triggered interrupt. |  |
| [6]  | 0=Edge-triggered interrupt. 1=Level-triggered interrupt. |  |
| [7]  | 0=Edge-triggered interrupt. 1=Level-triggered interrupt. |  |
| [8]  | 0=Edge-triggered interrupt. 1=Level-triggered interrupt. |  |
| [9]  | 0=Edge-triggered interrupt. 1=Level-triggered interrupt. |  |
| [10] | 0=Edge-triggered interrupt. 1=Level-triggered interrupt. |  |
| [11] | 0=Edge-triggered interrupt. 1=Level-triggered interrupt. |  |
| [12] | 0=Edge-triggered interrupt. 1=Level-triggered interrupt. |  |
| [13] | 0=Edge-triggered interrupt. 1=Level-triggered interrupt. |  |
| [14] | 0=Edge-triggered interrupt. 1=Level-triggered interrupt. |  |
| [15] | 0=Edge-triggered interrupt. 1=Level-triggered interrupt. |  |
| [16] | 0=Edge-triggered interrupt. 1=Level-triggered interrupt. |  |
| [17] | 0=Edge-triggered interrupt. 1=Level-triggered interrupt. |  |
| [18] | 0=Edge-triggered interrupt. 1=Level-triggered interrupt. |  |
| [19] | 0=Edge-triggered interrupt. 1=Level-triggered interrupt. |  |
| [20] | 0=Edge-triggered interrupt. 1=Level-triggered interrupt. |  |
| [21] | 0=Edge-triggered interrupt. 1=Level-triggered interrupt. |  |
| [22] | 0=Edge-triggered interrupt. 1=Level-triggered interrupt. |  |
| [23] | 0=Edge-triggered interrupt. 1=Level-triggered interrupt. |  |
| [24] | 0=Edge-triggered interrupt. 1=Level-triggered interrupt. |  |
| [25] | 0=Edge-triggered interrupt. 1=Level-triggered interrupt. |  |
| [26] | 0=Edge-triggered interrupt. 1=Level-triggered interrupt. |  |
| [27] | 0=Edge-triggered interrupt. 1=Level-triggered interrupt. |  |
| [28] | 0=Edge-triggered interrupt. 1=Level-triggered interrupt. |  |
| [29] | 0=Edge-triggered interrupt. 1=Level-triggered interrupt. |  |
| [30] | 0=Edge-triggered interrupt. 1=Level-triggered interrupt. |  |
| [31] | 0=Edge-triggered interrupt. 1=Level-triggered interrupt. |  |

#### APICx2[0...7]0 [Interrupt Request] (Core::X86::Apic::InterruptRequest)

| APICX2[0/]v [Interrupt Request] (Core::Aov::Apic::InterruptRequest)                                                        |  |  |
|----------------------------------------------------------------------------------------------------------------------------|--|--|
| Read-only. Reset: 0000_0000h.                                                                                              |  |  |
| The interrupt request registers provide a bit per interrupt to indicate that the corresponding interrupt has been accepted |  |  |
| by the APIC. The first 16 RequestBits of the first Core::X86::Apic::InterruptRequest register are Reserved.                |  |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n0; APICx200; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h}                |  |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n1; APICx210; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h}                |  |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n2; APICx220; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h}                |  |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n3; APICx230; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h}                |  |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n4; APICx240; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h}                |  |  |
| _ccd[7:0]_lthrea0_core[7:0]_thread[1:0]_n5; APICx250; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h}                |  |  |
| _ccd[7:0]_lthrea0_core[7:0]_thread[1:0]_n6; APICx260; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h}                |  |  |
| _ccd[7:0]_lthrea0_core[7:0]_thread[1:0]_n7; APICx270; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h}                |  |  |
| Bits Description                                                                                                           |  |  |
| 31:0 <b>RequestBits</b> . Read-only. Reset: 0000_0000h. The corresponding request bit is set when the an interrupt is      |  |  |

|      | accepted by the APIC.                     |  |  |
|------|-------------------------------------------|--|--|
|      | ValidValues:                              |  |  |
| Bit  | Description                               |  |  |
| [0]  | 0=Request bit not set. 1=Request bit set. |  |  |
| [1]  | 0=Request bit not set. 1=Request bit set. |  |  |
| [2]  | 0=Request bit not set. 1=Request bit set. |  |  |
| [3]  | 0=Request bit not set. 1=Request bit set. |  |  |
| [4]  | 0=Request bit not set. 1=Request bit set. |  |  |
| [5]  | 0=Request bit not set. 1=Request bit set. |  |  |
| [6]  | 0=Request bit not set. 1=Request bit set. |  |  |
| [7]  | 0=Request bit not set. 1=Request bit set. |  |  |
| [8]  | 0=Request bit not set. 1=Request bit set. |  |  |
| [9]  | 0=Request bit not set. 1=Request bit set. |  |  |
| [10] | 0=Request bit not set. 1=Request bit set. |  |  |
| [11] | 0=Request bit not set. 1=Request bit set. |  |  |
| [12] | 0=Request bit not set. 1=Request bit set. |  |  |
| [13] | 0=Request bit not set. 1=Request bit set. |  |  |
| [14] | 0=Request bit not set. 1=Request bit set. |  |  |
| [15] | 0=Request bit not set. 1=Request bit set. |  |  |
| [16] | 0=Request bit not set. 1=Request bit set. |  |  |
| [17] | 0=Request bit not set. 1=Request bit set. |  |  |
| [18] | 0=Request bit not set. 1=Request bit set. |  |  |
| [19] | 0=Request bit not set. 1=Request bit set. |  |  |
| [20] | 0=Request bit not set. 1=Request bit set. |  |  |
| [21] | 0=Request bit not set. 1=Request bit set. |  |  |
| [22] | 0=Request bit not set. 1=Request bit set. |  |  |
| [23] | 0=Request bit not set. 1=Request bit set. |  |  |
| [24] | 0=Request bit not set. 1=Request bit set. |  |  |
| [25] | 0=Request bit not set. 1=Request bit set. |  |  |
| [26] | 0=Request bit not set. 1=Request bit set. |  |  |
| [27] | 0=Request bit not set. 1=Request bit set. |  |  |
| [28] | 0=Request bit not set. 1=Request bit set. |  |  |
| [29] | 0=Request bit not set. 1=Request bit set. |  |  |
| [30] | 0=Request bit not set. 1=Request bit set. |  |  |
| [31] | 0=Request bit not set. 1=Request bit set. |  |  |

# APICx280 [Error Status] (Core::X86::Apic::ErrorStatus)

Writes to this register trigger an update of the register state. The value written by software is arbitrary. Each write causes the internal error state to be loaded into this register, clearing the internal error state. Consequently, a second write prior to the occurrence of another error causes the register to be overwritten with cleared data.

ccd[7:0] lthree0 core[7:0] thread[1:0]: APICx280; APIC={Core::X86::Msr::APIC BAR[ApicBar[47:12]], 000h}

| _ccu[7:0 | _ccd[/:v]_tulleev_core[/:v]_ullead[1:v]; APICx2ov; APIC-{Core::Xoo::wisi::APIC_BAR[ApicBal[4/:12]], vovii}                         |  |  |
|----------|------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits     | Description                                                                                                                        |  |  |
| 31:8     | Reserved.                                                                                                                          |  |  |
| 7        | <b>IllegalRegAddr</b> : <b>illegal register address</b> . Read-write. Reset: 0. This bit indicates that an access to a nonexistent |  |  |
|          | register location within this APIC was attempted. Can only be set in xAPIC mode.                                                   |  |  |
| 6        | <b>RcvdIllegalVector</b> : <b>received illegal vector</b> . Read-write. Reset: 0. This bit indicates that this APIC has received a |  |  |
|          | message with an illegal vector (00h to 0Fh for fixed and lowest priority interrupts).                                              |  |  |
| 5        | <b>SentIllegalVector</b> . Read-write. Reset: 0. This bit indicates that this APIC attempted to send a message with an             |  |  |
|          | illegal vector (00h to 0Fh for fixed and lowest priority interrupts).                                                              |  |  |

| 4   | Reserved.                                                                                                                      |  |
|-----|--------------------------------------------------------------------------------------------------------------------------------|--|
| 3   | <b>RcvAcceptError</b> : <b>receive accept error</b> . Read-write. Reset: 0. This bit indicates that a message received by this |  |
|     | APIC was not accepted by this or any other APIC.                                                                               |  |
| 2   | <b>SendAcceptError</b> . Read-write. Reset: 0. This bit indicates that a message sent by this APIC was not accepted by         |  |
|     | any APIC.                                                                                                                      |  |
| 1:0 | Reserved.                                                                                                                      |  |

| APIC   | x300 [Inte        | rrupt Command Low] (Core::X86::Apic::InterruptCommandLow)                                                   |  |
|--------|-------------------|-------------------------------------------------------------------------------------------------------------|--|
| Reset: | eset: 0000_0000h. |                                                                                                             |  |
|        |                   | [7:0]_thread[1:0]; APICx300; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h}                          |  |
| Bits   | Descripti         | on                                                                                                          |  |
|        | Reserved.         |                                                                                                             |  |
| 19:18  | DestShrt          | hnd: destination shorthand. Read-write. Reset: 0h.                                                          |  |
|        |                   | on: Provides a quick way to specify a destination for a message.                                            |  |
|        |                   | uding self or all excluding self is used, then destination mode is ignored and physical is automatically    |  |
|        | used.             |                                                                                                             |  |
|        | ValidValu         |                                                                                                             |  |
|        | Value             | Description                                                                                                 |  |
|        | 0h                | No shorthand (Destination field).                                                                           |  |
|        | 1h                | Self.                                                                                                       |  |
|        | 2h                | All including self.                                                                                         |  |
|        | 3h                | All excluding self (This sends a message with a destination encoding of all 1s, so if lowest priority is    |  |
|        |                   | used the message could end up being reflected back to this APIC).                                           |  |
| 17:16  |                   | dStat. Read-only. Reset: 0h.                                                                                |  |
|        | ValidValu         |                                                                                                             |  |
|        | Value             | Description                                                                                                 |  |
|        | 0h                | Read was invalid.                                                                                           |  |
|        | 1h                | Delivery pending.                                                                                           |  |
|        | 2h                | Delivery complete and access was valid.                                                                     |  |
|        | 3h                | Reserved.                                                                                                   |  |
| 15     |                   | ger mode. Read-write. Reset: 0. 0=Edge triggered. 1=Level triggered. Indicates how this interrupt is        |  |
|        | triggered.        |                                                                                                             |  |
| 14     | Level. Re         | ad-write. Reset: 0. 0=De-asserted. 1=Asserted.                                                              |  |
| 13     | Reserved.         |                                                                                                             |  |
| 12     |                   | <b>rupt delivery status</b> . Read-only. Reset: 0. 0=Idle. 1=Send pending. In xAPIC mode this bit is set to |  |
|        |                   | nat the interrupt has not yet been accepted by the destination core(s). Software may repeatedly write       |  |
|        |                   | 6::Apic::InterruptCommandLow without polling the DS bit; all requested IPIs are delivered.                  |  |
| 11     |                   | ination mode. Read-write. Reset: 0. 0=Physical. 1=Logical.                                                  |  |
| 10:8   |                   | . Read-write. Reset: 0h. The message types are encoded as follows:                                          |  |
|        | ValidValu         |                                                                                                             |  |
|        | Value             | Description                                                                                                 |  |
|        | 0h                | Fixed.                                                                                                      |  |
|        | 1h                | Lowest Priority.                                                                                            |  |
|        | 2h                | SMI.                                                                                                        |  |
|        | 3h                | Reserved.                                                                                                   |  |
|        | 4h                | NMI.                                                                                                        |  |
|        | 5h                | INIT.                                                                                                       |  |
|        | 6h                | Startup.                                                                                                    |  |
|        | 7h                | External interrupt.                                                                                         |  |
| 7:0    | Vector. R         | ead-write. Reset: 00h. The vector that is sent for this interrupt source.                                   |  |

| APICx310 [Interrupt Command High] (Core::X86::Apic::InterruptCommandHigh) |                                                                                                          |  |  |
|---------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--|--|
| Read-write. Reset: 0000_0000h.                                            |                                                                                                          |  |  |
| _ccd[7:0                                                                  | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; APICx310; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h} |  |  |
| Bits                                                                      | S Description                                                                                            |  |  |
| 31:24                                                                     | <b>DestinationField</b> . Read-write. Reset: 00h. The destination encoding used when                     |  |  |
|                                                                           | Core::X86::Apic::InterruptCommandLow[DestShrthnd] is 00b.                                                |  |  |
| 23:0                                                                      | Reserved.                                                                                                |  |  |

# APICx320 [LVT Timer] (Core::X86::Apic::TimerLvtEntry)

| Reset:   | Reset: 0001_0000h.                                                                                                                  |  |  |
|----------|-------------------------------------------------------------------------------------------------------------------------------------|--|--|
| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; APICx320; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h}                            |  |  |
| Bits     | Description                                                                                                                         |  |  |
| 31:18    | Reserved.                                                                                                                           |  |  |
| 17       | <b>Mode</b> . Read-write. Reset: 0. 0=One-shot. 1=Periodic.                                                                         |  |  |
| 16       | Mask. Read-write. Reset: 1. 0=Not masked. 1=Masked.                                                                                 |  |  |
| 15:13    | Reserved.                                                                                                                           |  |  |
| 12       | <b>DS</b> : <b>interrupt delivery status</b> . Read-only, Volatile. Reset: 0. 0=Idle. 1=Send pending. (Indicates that the interrupt |  |  |
|          | has not yet been accepted by the core.)                                                                                             |  |  |
| 11       | Reserved.                                                                                                                           |  |  |
| 10:8     | <b>MsgType</b> : <b>message type</b> . Read-write. Reset: 0h. See2.1.14.2.1.14 [Generalized Local Vector Table].                    |  |  |
| 7:0      | <b>Vector</b> . Read-write. Reset: 00h. Interrupt vector number.                                                                    |  |  |

# APICx330 [LVT Thermal Sensor] (Core::X86::Apic::ThermalLvtEntry)

|          | - · · · · · · · · · · · · · · · · · · ·                                                                                             |  |  |
|----------|-------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Reset:   | Reset: 0001_0000h.                                                                                                                  |  |  |
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; APICx330; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h}                                    |  |  |
| Bits     | Description                                                                                                                         |  |  |
| 31:17    | Reserved.                                                                                                                           |  |  |
| 16       | Mask. Read-write. Reset: 1. 0=Not masked. 1=Masked.                                                                                 |  |  |
| 15:13    | Reserved.                                                                                                                           |  |  |
| 12       | <b>DS</b> : <b>interrupt delivery status</b> . Read-only, Volatile. Reset: 0. 0=Idle. 1=Send pending. (Indicates that the interrupt |  |  |
|          | has not yet been accepted by the core.)                                                                                             |  |  |
| 11       | Reserved.                                                                                                                           |  |  |
| 10:8     | <b>MsgType</b> : <b>message type</b> . Read-write. Reset: 0h. See2.1.14.2.1.14 [Generalized Local Vector Table].                    |  |  |
| 7:0      | <b>Vector</b> . Read-write. Reset: 00h. Interrupt vector number.                                                                    |  |  |

| APICx340 [LVT Performance Monitor] (Core::X86::Apic::PerformanceCounterLvtEntry)                                             |             |
|------------------------------------------------------------------------------------------------------------------------------|-------------|
| eset: 0001_0000h.                                                                                                            |             |
| Interrupts for this local vector table are caused by overflows of:                                                           |             |
| <ul> <li>Core::X86::Msr::PERF_LEGACY_CTL03(Performance Event Select [3:0]).</li> </ul>                                       |             |
| Core::X86::Msr::PERF_CTL05(Performance Event Select [5:0]).                                                                  |             |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; APICx340; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h}                     |             |
| Bits Description                                                                                                             |             |
| 31:17 Reserved.                                                                                                              |             |
| 16 <b>Mask</b> . Read-write. Reset: 1. 0=Not masked. 1=Masked.                                                               |             |
| 15:13 Reserved.                                                                                                              |             |
| 12 <b>DS</b> : <b>interrupt delivery status</b> . Read-only, Volatile. Reset: 0. 0=Idle. 1=Send pending. (Indicates that the | e interrupt |
| has not yet been accepted by the core.)                                                                                      |             |
| 11 Reserved.                                                                                                                 |             |
| 10:8 <b>MsgType</b> : <b>message type</b> . Read-write. Reset: 0h. See2.1.14.2.1.14 [Generalized Local Vector Table].        |             |
| 7:0 <b>Vector</b> . Read-write. Reset: 00h. Interrupt vector number.                                                         |             |

| APIC     | x3[56]0 [LVT LINT[1:0]] (Core::X86::Apic::LVTLINT)                                                                                  |  |
|----------|-------------------------------------------------------------------------------------------------------------------------------------|--|
| Reset:   | Reset: 0001_0000h.                                                                                                                  |  |
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]_n0; APICx350; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h}                                 |  |
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]_n1; APICx360; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h}                                 |  |
| Bits     | Description                                                                                                                         |  |
| 31:17    | Reserved.                                                                                                                           |  |
| 16       | Mask. Read-write. Reset: 1. 0=Not masked. 1=Masked.                                                                                 |  |
| 15       | 5 <b>TM</b> : <b>trigger mode</b> . Read-write. Reset: 0. 0=Edge. 1=Level.                                                          |  |
| 14       | <b>RmtIRR</b> . Read-only, Volatile. Reset: 0. If trigger mode is level, remote Core::X86::Apic::InterruptRequest is set            |  |
|          | when the interrupt has begun service. Remote Core::X86::Apic::InterruptRequest is cleared when the end of interrupt has occurred.   |  |
| 13       | Reserved.                                                                                                                           |  |
| 13       |                                                                                                                                     |  |
| 12       | <b>DS</b> : <b>interrupt delivery status</b> . Read-only, Volatile. Reset: 0. 0=Idle. 1=Send pending. (Indicates that the interrupt |  |
|          | has not yet been accepted by the core.)                                                                                             |  |
| 11       | Reserved.                                                                                                                           |  |
| 10:8     | <b>MsgType</b> : <b>message type</b> . Read-write. Reset: 0h. See2.1.14.2.1.14 [Generalized Local Vector Table].                    |  |
| 7:0      | <b>Vector</b> . Read-write. Reset: 00h. Interrupt vector number.                                                                    |  |

# APICx370 [LVT Error] (Core::X86::Apic::ErrorLvtEntry)

| Reset:   | Reset: 0001_0000h.                                                                                                                  |  |  |
|----------|-------------------------------------------------------------------------------------------------------------------------------------|--|--|
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; APICx370; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]] , 000h}                                   |  |  |
| Bits     | Description                                                                                                                         |  |  |
| 31:17    | Reserved.                                                                                                                           |  |  |
| 16       | Mask. Read-write. Reset: 1. 0=Not masked. 1=Masked.                                                                                 |  |  |
| 15:13    | Reserved.                                                                                                                           |  |  |
| 12       | <b>DS</b> : <b>interrupt delivery status</b> . Read-only, Volatile. Reset: 0. 0=Idle. 1=Send pending. (Indicates that the interrupt |  |  |
|          | has not yet been accepted by the core.)                                                                                             |  |  |
| 11       | Reserved.                                                                                                                           |  |  |
| 10:8     | <b>MsgType</b> : <b>message type</b> . Read-write. Reset: 0h. See 2.1.14.2.1.14 [Generalized Local Vector Table].                   |  |  |
| 7:0      | <b>Vector</b> . Read-write. Reset: 00h. Interrupt vector number.                                                                    |  |  |

# APICx380 [Timer Initial Count] (Core::X86::Apic::TimerInitialCount)

| Read-write, Volatile. Reset: 0000_0000h. |                                                                                                                         |  |
|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--|
| _ccd[7:0                                 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; APICx380; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]] , 000h}               |  |
| Bits                                     | Description                                                                                                             |  |
| 31:0                                     | <b>Count</b> . Read-write, Volatile. Reset: 0000_0000h. The value copied into the current count register when the timer |  |
|                                          | is loaded or reloaded.                                                                                                  |  |

# APICx390 [Timer Current Count] (Core::X86::Apic::TimerCurrentCount)

| Read-    | Read-only, Volatile. Reset: 0000_0000h.                                                             |  |
|----------|-----------------------------------------------------------------------------------------------------|--|
| _ccd[7:0 | )]_lthree0_core[7:0]_thread[1:0]; APICx390; APIC={Core::X86::Msr:::APIC_BAR[ApicBar[47:12]] , 000h} |  |
| Dito     | Description                                                                                         |  |
| Dits     | Description                                                                                         |  |

# APICx3E0 [Timer Divide Configuration] (Core::X86::Apic::TimerDivideConfiguration)

| Read-    | vrite. Reset: 0000_0000h.                                                                         |  |
|----------|---------------------------------------------------------------------------------------------------|--|
| _ccd[7:0 | _lthree0_core[7:0]_thread[1:0]; APICx3E0; APIC={Core::X86::Msr:::APIC_BAR[ApicBar[47:12]] , 000h} |  |
| Bits     | S Description                                                                                     |  |
| 31:4     | Reserved.                                                                                         |  |
| 3:0      | Div[3:0]. Read-write. Reset: 0h. Div[2] is unused.                                                |  |
|          | ValidValues:                                                                                      |  |
|          | Value Description                                                                                 |  |

| 0h    | Divide by 2.   |
|-------|----------------|
| 1h    | Divide by 4.   |
| 2h    | Divide by 8.   |
| 3h    | Divide by 16.  |
| 7h-4h | Reserved.      |
| 8h    | Divide by 32.  |
| 9h    | Divide by 64.  |
| Ah    | Divide by 128. |
| Bh    | Divide by 1.   |
| Fh-Ch | Reserved.      |

# APICx400 [Extended APIC Feature] (Core::X86::Apic::ExtendedApicFeature)

|          | - ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' '                                                                                      |
|----------|------------------------------------------------------------------------------------------------------------------------------|
| Read-    | only. Reset: 0004_0007h.                                                                                                     |
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; APICx400; APIC={Core::X86::Msr:::APIC_BAR[ApicBar[47:12]] , 000h}                           |
| Bits     | Description                                                                                                                  |
| 31:24    | Reserved.                                                                                                                    |
| 23:16    | <b>ExtLvtCount</b> : <b>extended local vector table count</b> . Read-only. Reset: 04h. This specifies the number of extended |
|          | LVT registers (Core::X86::Apic::ExtendedInterruptLvtEntries) in the local APIC.                                              |
| 15:3     | Reserved.                                                                                                                    |
| 2        | ExtApicIdCap: extended APIC ID capable. Read-only. Reset: 1. 1=The processor is capable of supporting an                     |
|          | 8-bit APIC ID, as controlled by Core::X86::Apic::ExtendedApicControl[ExtApicIdEn].                                           |
| 1        | SeoiCap: specific end of interrupt capable. Read-only. Reset: 1. 1=The                                                       |
|          | Core::X86::Apic::SpecificEndOfInterrupt is present.                                                                          |
| 0        | IerCap: interrupt enable register capable. Read-only. Reset: 1. This bit indicates that the                                  |
|          | Core::X86::Apic::InterruptEnable are present. See2.1.14.2.1.8 [Interrupt Masking].                                           |

# APICx410 [Extended APIC Control] (Core::X86::Apic::ExtendedApicControl)

| Read-    | write. Reset: 0000_0000h.                                                                                    |  |
|----------|--------------------------------------------------------------------------------------------------------------|--|
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; APICx410; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h}             |  |
| Bits     | Bits Description                                                                                             |  |
| 31:3     | Reserved.                                                                                                    |  |
| 2        | ExtApicIdEn: extended APIC ID enable. Read-write. Reset: 0. 1=Enable 8-bit APIC ID;                          |  |
|          | Core::X86::Apic::ApicId[ApicId] supports an 8-bit value; an interrupt broadcast in physical destination mode |  |
|          | requires that the IntDest[7:0] == 1111_1111b (instead of XXXX_1111b); a match in physical destination mode   |  |
|          | occurs when $(IntDest[7:0] == ApicId[7:0])$ instead of $(IntDest[3:0] == ApicId[3:0])$ .                     |  |
| 1        | <b>SeoiEn.</b> Read-write. Reset: 0. 1=Enable SEOI generation when a Write to                                |  |
|          | Core::X86::Apic::SpecificEndOfInterrupt is received.                                                         |  |
| 0        | <b>IerEn</b> . Read-write. Reset: 0. 1=Enable writes to the interrupt enable registers.                      |  |

# APICx420 [Specific End Of Interrupt] (Core::X86::Apic::SpecificEndOfInterrupt)

| Read-    | Read-write. Reset: 0000_0000h.                                                                                             |  |  |
|----------|----------------------------------------------------------------------------------------------------------------------------|--|--|
| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; APICx420; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]] , 000h}                  |  |  |
| Bits     | its Description                                                                                                            |  |  |
| 31:8     | Reserved.                                                                                                                  |  |  |
| 7:0      | <b>EoiVec: end of interrupt vector</b> . Read-write. Reset: 00h. A Write to this field causes an end of interrupt cycle to |  |  |
|          | be performed for the vector specified in this field. The behavior is undefined if no interrupt is pending for the          |  |  |
|          | specified interrupt vector.                                                                                                |  |  |

# APICx4[8...F]0 [Interrupt Enable] (Core::X86::Apic::InterruptEnable)

| Read-write. Reset: FFFF_FFFFh.                                                                               |
|--------------------------------------------------------------------------------------------------------------|
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n0; APICx480; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]] , 000h} |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n1; APICx490; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h}  |

| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n2; APICx4A0; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h}              |  |  |
|--------------------------------------------------------------------------------------------------------------------------|--|--|
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n3; APICx4B0; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]] , 000h}             |  |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n4; APICx4C0; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h}              |  |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n5; APICx4D0; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h}              |  |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n6; APICx4E0; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]] , 000h}             |  |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n7; APICx4F0; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]] , 000h}             |  |  |
| Bits Description                                                                                                         |  |  |
| 31:0 <b>InterruptEnableBits</b> . Read-write. Reset: FFFF_FFFFh. The interrupt enable bits can be used to enable each of |  |  |
| the 256 interrupts.                                                                                                      |  |  |

| APICx5[03]0 [Extended Interrupt Local Vector Table] (Core::X86::Apic::ExtendedInterruptLvtEntries)                                                                                                                    |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Reset: 0001_0000h.                                                                                                                                                                                                    |  |  |
| Assignments conventions:                                                                                                                                                                                              |  |  |
| <ul> <li>APIC500 provides a local vector table entry for IBS.</li> </ul>                                                                                                                                              |  |  |
| <ul> <li>APIC510 provides a local vector table entry for error thresholding. See</li> </ul>                                                                                                                           |  |  |
| Core::X86::Msr::McaIntrCfg[ThresholdLvtOffset].                                                                                                                                                                       |  |  |
| <ul> <li>APIC520 provides a local vector table entry for Deferred errors. See MCi_CONFIG[DeferredIntType].</li> </ul>                                                                                                 |  |  |
| ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n0; APICx500; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h}                                                                                                            |  |  |
| ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n1; APICx510; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h}                                                                                                            |  |  |
| ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n2; APICx520; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h} ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n3; APICx530; APIC={Core::X86::Msr::APIC_BAR[ApicBar[47:12]], 000h} |  |  |
| Bits Description                                                                                                                                                                                                      |  |  |
| 1:17 Reserved.                                                                                                                                                                                                        |  |  |
| 16 <b>Mask</b> . Read-write. Reset: 1. 0=Not masked. 1=Masked.                                                                                                                                                        |  |  |
| 5:13 Reserved.                                                                                                                                                                                                        |  |  |
| 12 <b>DS</b> : <b>interrupt delivery status</b> . Read-only, Volatile. Reset: 0. 0=Idle. 1=Send pending. (Indicates that the interrupt                                                                                |  |  |
| has not yet been accepted by the core.)                                                                                                                                                                               |  |  |
| 11 Reserved.                                                                                                                                                                                                          |  |  |
| 10:8 MsgType: message type. Read-write. Reset: 0h. See2.1.14.2.1.14 [Generalized Local Vector Table].                                                                                                                 |  |  |
| 7:0 <b>Vector</b> . Read-write. Reset: 00h. Interrupt vector number.                                                                                                                                                  |  |  |

### 2.1.15 **CPUID Instruction**

Processor feature capabilities and configuration information are provided through the CPUID instruction. The information is accessed by (1) selecting the CPUID function setting EAX and optionally ECX for some functions, (2) executing the CPUID instruction, and (3) reading the results in the EAX, EBX, ECX, and EDX registers. The syntax CPUID FnXXXXXXXX\_EiX[\_xYYY] refers to the function where EAX == X, and optionally ECX == Y, and the registers specified by EiX. EiX can be any single register such as {EAX, EBX, ECX, and EDX}, or a range of registers, such as E[C,B,A]X. Undefined function numbers return 0's in all 4 registers.

Unless otherwise specified, single-bit feature fields are encoded as: 1=Feature is supported by the processor. 0=Feature is not supported by the processor. CPUID functions not listed are Reserved.

### 2.1.15.1 **CPUID Instruction Functions**

| CPUID_Fn0000000_EAX [Processor Vendor and Largest Standard Function Number] (Core::X86::Cpuid::LargFuncNum)              |  |  |
|--------------------------------------------------------------------------------------------------------------------------|--|--|
| Read-only. Reset: Fixed,0000_0010h.                                                                                      |  |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn00000000_EAX                                                            |  |  |
| Bits Description                                                                                                         |  |  |
| 31:0 <b>LFuncStd</b> : <b>largest standard function</b> . Read-only. Reset: Fixed,0000_0010h. The largest CPUID standard |  |  |
| function input value supported by the processor implementation.                                                          |  |  |

# CPUID\_Fn00000000\_EBX [Processor Vendor (ASCII Bytes [3:0])] (Core::X86::Cpuid::ProcVendEbx)

| Read-only. Reset: Fixed,6874_7541h.                           |                                                                                                                 |  |  |
|---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|--|--|
| Core::                                                        | Core::X86::Cpuid::ProcVendEbx and Core::X86::Cpuid::ProcVendExtEbx return the same value.                       |  |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn00000000_EBX |                                                                                                                 |  |  |
| Bits                                                          | Description                                                                                                     |  |  |
| 31:0                                                          | <b>Vendor</b> . Read-only. Reset: Fixed,6874 7541h. ASCII Bytes [3:0] ("h t u A") of the string "AuthenticAMD". |  |  |

# CPUID\_Fn0000000\_ECX [Processor Vendor (ASCII Bytes [11:8])] (Core::X86::Cpuid::ProcVendEcx)

| Read-only. Reset: Fixed,444D_4163h.                                                                                   |  |  |
|-----------------------------------------------------------------------------------------------------------------------|--|--|
| Core::X86::Cpuid::ProcVendEcx and Core::X86::Cpuid::ProcVendExtEcx return the same value.                             |  |  |
| _ccd[7:0]_lthrea0_core[7:0]_thread[1:0]; CPUID_Fn00000000_ECX                                                         |  |  |
| Bits Description                                                                                                      |  |  |
| 31:0 <b>Vendor</b> . Read-only. Reset: Fixed,444D_4163h. ASCII Bytes [11:8] ("D M A c") of the string "AuthenticAMD". |  |  |

# CPUID\_Fn00000000\_EDX [Processor Vendor (ASCII Bytes [7:4])] (Core::X86::Cpuid::ProcVendEdx)

| Read-only. Reset: Fixed,6974_6E65h.                                                                                  |  |  |
|----------------------------------------------------------------------------------------------------------------------|--|--|
| Core::X86::Cpuid::ProcVendEdx and Core::X86::Cpuid::ProcVendExtEdx return the same value.                            |  |  |
| _ccd[7:0]_lthrea0_core[7:0]_thread[1:0]; CPUID_Fn00000000_EDX                                                        |  |  |
| Bits Description                                                                                                     |  |  |
| 31:0 <b>Vendor</b> . Read-only. Reset: Fixed,6974_6E65h. ASCII Bytes [7:4] ("i t n e") of the string "AuthenticAMD". |  |  |

# CPUID\_Fn00000001\_EAX [Family, Model, Stepping Identifiers] (Core::X86::Cpuid::FamModStep)

# Read-only.

Core::X86::Cpuid::FamModStep and Core::X86::Cpuid::FamModStepExt return the same value.

Family: Is an 8-bit value and is defined as: Family[7:0]=({0000b,BaseFamily[3:0]}+ExtendedFamily[7:0]).

• E.g., If BaseFamily[3:0] == Fh and ExtendedFamily[7:0] == 08h, then Family[7:0] = 17h.

Model: Is an 8-bit value and is defined as: Model[7:0]={ExtendedModel[3:0],BaseModel[3:0]}.

- E.g., If ExtendedModel[3:0] == 1h and BaseModel[3:0] == 8h, then Model[7:0] = 18h.
- Model numbers vary with product.

Model numbers are are assigned a letter, 0h = "A", 1h = "B", and so on. Model and Stepping form the Revision. E.g., B1.

| _ccu[7.0 | _ccd[7.0]_tdfcco_core[7.0]_tdfcdd[1.0], Cf OfD_ffioododoor_LffX                             |  |
|----------|---------------------------------------------------------------------------------------------|--|
| Bits     | Description                                                                                 |  |
| 31:28    | Reserved.                                                                                   |  |
| 27:20    | ExtFamily: extended family. Read-only. Reset: 0Ah. See Family above.                        |  |
| 19:16    | ExtModel: extended model. Read-only. Reset: 0h. See Model above.                            |  |
| 15:12    | Reserved.                                                                                   |  |
| 11:8     | <b>BaseFamily</b> . Read-only. Reset: Fh. See Family description above.                     |  |
| 7:4      | BaseModel. Read-only. Reset: Xh. Model numbers vary with product.                           |  |
| 3:0      | <b>Stepping</b> . Read-only. Reset: Xh. Processor stepping (revision) for a specific model. |  |

# CPUID\_Fn00000001\_EBX [LocalApicId, LogicalProcessorCount, CLFlush] (Core::X86::Cpuid::FeatureIdEbx)

| Read-    | Read-only.                                                                                                                  |  |  |
|----------|-----------------------------------------------------------------------------------------------------------------------------|--|--|
| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn00000001_EBX                                                               |  |  |
| Bits     | Description                                                                                                                 |  |  |
| 31:24    | LocalApicId. Read-only. Reset: XXh. Initial local APIC physical ID.                                                         |  |  |
| 23:16    | <b>LogicalProcessorCount</b> : <b>logical processor count</b> . Read-only. Reset: Fixed,(Core::X86::Cpuid::SizeId[NC] + 1). |  |  |
|          | Specifies the number of threads in the processor as Core::X86::Cpuid::SizeId[NC] + 1.                                       |  |  |
| 15:8     | CLFlush. Read-only. Reset: Fixed,08h. CLFLUSH size in quadwords.                                                            |  |  |
| 7:0      | Reserved.                                                                                                                   |  |  |

| CPUI<br>Read- | D_Fn00000001_ECX [Feature Identifiers] (Core::X86::Cpuid::FeatureIdEcx)                                                            |  |
|---------------|------------------------------------------------------------------------------------------------------------------------------------|--|
|               |                                                                                                                                    |  |
|               | These values can be over-written by Core::X86::Msr::CPUID_Features.  _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn00000001_ECX |  |
|               | Description                                                                                                                        |  |
| 31            | Reserved.                                                                                                                          |  |
| 30            | RDRAND. Read-only. Reset: Fixed,1. RDRAND instruction support.                                                                     |  |
| 29            | <b>F16C</b> . Read-only. Reset: Fixed,1. Half-precision convert instruction support.                                               |  |
| 28            | <b>AVX</b> . Read-only. Reset: Fixed,1. AVX instruction support.                                                                   |  |
| 27            | <b>OSXSAVE</b> . Read-only. Reset: X. 1=The OS has enabled support for XGETBV/XSETBV instructions to query                         |  |
|               | processor extended states. OS enabled support for XGETBV/XSETBV.                                                                   |  |
| 26            | <b>XSAVE</b> . Read-only. Reset: Fixed,1. 1=Support provided for the XSAVE, XRSTOR, XSETBV, and XGETBV                             |  |
|               | instructions and the XFEATURE_ENABLED_MASK register. XSAVE (and related) instruction support.                                      |  |
| 25            | AES: AES instruction support. Read-only. Reset: X. AES instruction support.                                                        |  |
| 24            | Reserved.                                                                                                                          |  |
| 23            | POPCNT. Read-only. Reset: Fixed,1. POPCNT instruction.                                                                             |  |
| 22            | MOVBE. Read-only. Reset: Fixed,1. MOVBE instruction support.                                                                       |  |
| 21            | <b>X2APIC</b> . Read-only. Reset: Fixed,1. x2APIC capability.                                                                      |  |
| 20            | SSE42. Read-only. Reset: Fixed,1. SSE4.2 instruction support.                                                                      |  |
| 19            | SSE41. Read-only. Reset: Fixed,1. SSE4.1 instruction support.                                                                      |  |
| 18            | Reserved.                                                                                                                          |  |
| 17            | <b>PCID</b> . Read-only. Reset: Fixed,1. Process context identifiers support.                                                      |  |
| 16:14         | Reserved.                                                                                                                          |  |
| 13            | CMPXCHG16B. Read-only. Reset: Fixed,1. CMPXCHG16B instruction.                                                                     |  |
| 12            | FMA. Read-only. Reset: Fixed,1. FMA instruction support.                                                                           |  |
| 11:10         | Reserved.                                                                                                                          |  |
| 9             | SSSE3. Read-only. Reset: Fixed,1. Supplemental SSE3 extensions.                                                                    |  |
| 8:4           | Reserved.                                                                                                                          |  |
| 3             | Monitor. Read-only. Reset: !Core::X86::Msr::HWCR[MonMwaitDis]. Monitor/Mwait instructions.                                         |  |
| 2             | Reserved.                                                                                                                          |  |
| 1             | PCLMULQDQ. Read-only. Reset: X. PCLMULQDQ instruction support.                                                                     |  |
| 0             | SSE3. Read-only. Reset: Fixed,1. SSE3 extensions.                                                                                  |  |

# CPUID\_Fn00000001\_EDX [Feature Identifiers] (Core::X86::Cpuid::FeatureIdEdx)

| Read-o                                                              | Read-only.                                                                                              |  |  |
|---------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--|--|
| These values can be over-written by Core::X86::Msr::CPUID_Features. |                                                                                                         |  |  |
| _ccd[7:0                                                            | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn00000001_EDX                                           |  |  |
| Bits                                                                | Description                                                                                             |  |  |
| 31:29                                                               | Reserved.                                                                                               |  |  |
| 28                                                                  | <b>HTT</b> . Read-only. Reset: Fixed,(Core::X86::Cpuid::SizeId[NC] != 0). 0=Single thread product       |  |  |
|                                                                     | (Core::X86::Cpuid::SizeId[NC] == 0). 1=Multi thread product (Core::X86::Cpuid::SizeId[NC] != 0). Hyper- |  |  |
|                                                                     | threading technology.                                                                                   |  |  |
| 27                                                                  | Reserved.                                                                                               |  |  |
| 26                                                                  | SSE2. Read-only. Reset: Fixed,1. SSE2: SSE2 extensions.                                                 |  |  |
| 25                                                                  | SSE. Read-only. Reset: Fixed,1. SSE extensions.                                                         |  |  |
| 24                                                                  | <b>FXSR</b> . Read-only. Reset: Fixed,1. FXSAVE and FXRSTOR instructions.                               |  |  |
| 23                                                                  | MMX. Read-only. Reset: Fixed,1. MMX instructions                                                        |  |  |
| 22:20                                                               | Reserved.                                                                                               |  |  |
| 19                                                                  | CLFSH. Read-only. Reset: Fixed,1. CLFLUSH instruction.                                                  |  |  |
| 18                                                                  | Reserved.                                                                                               |  |  |

| 17 | <b>PSE36</b> . Read-only. Reset: Fixed,1. Page-size extensions.                                     |
|----|-----------------------------------------------------------------------------------------------------|
| 16 | PAT. Read-only. Reset: Fixed,1. Page attribute table.                                               |
| 15 | <b>CMOV</b> . Read-only. Reset: Fixed,1. Conditional move instructions, CMOV, FCOMI, FCMOV.         |
| 14 | MCA. Read-only. Reset: Fixed,1. Machine check architecture, MCG_CAP.                                |
| 13 | <b>PGE</b> . Read-only. Reset: Fixed,1. Page global extension, CR4.PGE.                             |
| 12 | MTRR. Read-only. Reset: Fixed,1. Memory-type range registers.                                       |
| 11 | SysEnterSysExit. Read-only. Reset: Fixed,1. SYSENTER and SYSEXIT instructions.                      |
| 10 | Reserved.                                                                                           |
| 9  | APIC: advanced programmable interrupt controller (APIC) exists and is enabled. Read-only. Reset: X. |
|    | Core::X86::Msr::APIC_BAR[ApicEn].                                                                   |
| 8  | CMPXCHG8B. Read-only. Reset: Fixed,1. CMPXCHG8B instruction.                                        |
| 7  | MCE. Read-only. Reset: Fixed,1. Machine check exception, CR4.MCE.                                   |
| 6  | PAE. Read-only. Reset: Fixed,1. Physical-address extensions (PAE).                                  |
| 5  | MSR. Read-only. Reset: Fixed,1. AMD model-specific registers (MSRs), with RDMSR and WRMSR           |
|    | instructions.                                                                                       |
| 4  | <b>TSC</b> . Read-only. Reset: Fixed,1. Time Stamp Counter, RDTSC/RDTSCP instructions, CR4.TSD.     |
| 3  | <b>PSE</b> . Read-only. Reset: Fixed,1. Page-size extensions (4 MB pages).                          |
| 2  | <b>DE</b> . Read-only. Reset: Fixed,1. Debugging extensions, IO breakpoints, CR4.DE.                |
| 1  | VME. Read-only. Reset: Fixed,1. Virtual-mode enhancements.                                          |
| 0  | FPU. Read-only. Reset: Fixed,1. x87 floating-point unit on-chip.                                    |

# CPUID\_Fn00000005\_EAX [Monitor/MWait] (Core::X86::Cpuid::MonMWaitEax)

|                                     | = = t                                                                                       |  |
|-------------------------------------|---------------------------------------------------------------------------------------------|--|
| Read-only. Reset: Fixed,0000_0040h. |                                                                                             |  |
| _ccd[7:0                            | ]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn00000005_EAX                                       |  |
| Bits                                | Description                                                                                 |  |
| 31:16                               | Reserved.                                                                                   |  |
| 15:0                                | <b>MonLineSizeMin</b> . Read-only. Reset: Fixed,0040h. Smallest monitor-line size in bytes. |  |

# CPUID\_Fn00000005\_EBX [Monitor/MWait] (Core::X86::Cpuid::MonMWaitEbx)

| Read-    | only. Reset: Fixed,0000_0040h.                                                             |
|----------|--------------------------------------------------------------------------------------------|
| _ccd[7:0 | )]_lthree0_core[7:0]_thread[1:0];                                                          |
| Bits     | Description                                                                                |
| 31:16    | Reserved.                                                                                  |
| 15:0     | <b>MonLineSizeMax</b> . Read-only. Reset: Fixed,0040h. Largest monitor-line size in bytes. |

# CPUID\_Fn00000005\_ECX [Monitor/MWait] (Core::X86::Cpuid::MonMWaitEcx)

| Read-    | Read-only. Reset: Fixed,0000_0003h.                                         |  |
|----------|-----------------------------------------------------------------------------|--|
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn00000005_ECX                       |  |
| Bits     | Description                                                                 |  |
| 31:2     | Reserved.                                                                   |  |
| 1        | IBE. Read-only. Reset: Fixed,1. Interrupt break-event.                      |  |
| 0        | <b>EMX</b> . Read-only. Reset: Fixed,1. Enumerate MONITOR/MWAIT extensions. |  |

# CPUID\_Fn00000005\_EDX [Monitor/MWait] (Core::X86::Cpuid::MonMWaitEdx)

| Read-only. Reset: Fixed,0000_0011h. |                                                                                                    |
|-------------------------------------|----------------------------------------------------------------------------------------------------|
| _ccd[7:0                            | ]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn00000005_EDX                                              |
| Bits                                | Description                                                                                        |
| 31:8                                | Reserved.                                                                                          |
| 7:4                                 | <b>MWaitC1SubStates</b> . Read-only. Reset: Fixed,1h. Number of C1 sub-cstates supported by MWAIT. |
| 3:0                                 | <b>MWaitC0SubStates</b> . Read-only. Reset: Fixed,1h. Number of C0 sub-cstates supported by MWAIT. |

| CPUID_Fn0000006_EAX [Thermal and Power Management] (Core::X86::Cpuid::ThermalPwrMgmtF | ∃ax) |
|---------------------------------------------------------------------------------------|------|
|                                                                                       |      |
|                                                                                       |      |

| Read-    | lead-only. Reset: Fixed,0000_0004h.                                                                           |  |  |
|----------|---------------------------------------------------------------------------------------------------------------|--|--|
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn00000006_EAX                                                         |  |  |
| Bits     | Description                                                                                                   |  |  |
| 31:3     | Reserved.                                                                                                     |  |  |
| 2        | <b>ARAT</b> : always running APIC timer. Read-only. Reset: Fixed,1. 1=Indicates support for APIC timer always |  |  |
|          | running feature.                                                                                              |  |  |
| 1:0      | Reserved.                                                                                                     |  |  |

# CPUID\_Fn0000006\_EBX [Thermal and Power Management] (Core::X86::Cpuid::ThermalPwrMgmtEbx)

| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; |
|----------|----------------------------------|
| Bits     | Description                      |
| 31:0     | Reserved.                        |

# CPUID Fn00000006 ECX [Thermal and Power Management] (Core::X86::Cpuid::ThermalPwrMgmtEcx)

| 01 01    | == 1 10000000 = 101 [ 1 101 101 101 101 101 101 101 101                                                    |
|----------|------------------------------------------------------------------------------------------------------------|
| Read-    | only. Reset: Fixed,0000_0001h.                                                                             |
| These    | values can be over-written by Core::X86::Msr::CPUID_PWR_THERM.                                             |
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn00000006_ECX                                                      |
| Bits     | Description                                                                                                |
| 31:1     | Reserved.                                                                                                  |
| 0        | <b>EffFreq</b> : <b>effective frequency interface</b> . Read-only. Reset: Fixed,1. 1=Indicates presence of |
|          | Core::X86::Msr::MPERF and Core::X86::Msr::APERF.                                                           |

# CPUID\_Fn0000006\_EDX [Thermal and Power Management] (Core::X86::Cpuid::ThermalPwrMgmtEdx)

| _ccd[7 | [:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn00000006_EDX |  |
|--------|----------------------------------------------------------|--|
| Bits   | Description                                              |  |
| 31:0   | Reserved.                                                |  |

# **CPUID\_Fn0000007\_EAX\_x00** [Structured Extended Feature Identifiers] (Core::X86::Cpuid::StructExtFeatIdEax0)

|   | Read-only. Reset: Fixed,0000_0000h. |                                                                                                            |
|---|-------------------------------------|------------------------------------------------------------------------------------------------------------|
| Ì | _ccd[7:0                            | ]_lthree0_core[7:0]_thread[1:0];                                                                           |
|   | Bits                                | Description                                                                                                |
|   | 31:0                                | <b>StructExtFeatIdMax</b> . Read-only. Reset: Fixed,0000_0000h. The largest CPUID Fn0000_0007 sub-function |
|   |                                     | supported by the processor implementation.                                                                 |

# CPUID\_Fn0000007\_EBX\_x00 [Structured Extended Feature Identifiers]

(Core::X86::Cpuid::StructExtFeatIdEbx0)

| Reset:                                                            | Reset: Fixed,219C_97A9h.                                                                    |  |  |
|-------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--|--|
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn00000007_EBX_x00 |                                                                                             |  |  |
| Bits                                                              | Description                                                                                 |  |  |
| 31:30                                                             | Reserved.                                                                                   |  |  |
| 29                                                                | SHA. Read-only. Reset: Fixed,1. 1=SHA Extensions available.                                 |  |  |
| 28:25                                                             | Reserved.                                                                                   |  |  |
| 24                                                                | <b>CLWB</b> . Read-only. Reset: Fixed,1. Cache line write back.                             |  |  |
| 23                                                                | CLFSHOPT. Read-only. Reset: Fixed,1. Optimized Cache Line Flush.                            |  |  |
| 22:21                                                             | Reserved.                                                                                   |  |  |
| 20                                                                | SMAP. Read-only. Reset: Fixed,1. Secure Mode Access Prevention is supported.                |  |  |
| 19                                                                | ADX. Read-only. Reset: Fixed,1. ADCX and ADOX are present.                                  |  |  |
| 18                                                                | RDSEED. Read-only. Reset: Fixed,1. RDSEED is present.                                       |  |  |
| 17:16                                                             | Reserved.                                                                                   |  |  |
| 15                                                                | <b>PQE</b> . Read-only. Reset: Fixed,1. The processor supports Cache Allocation Technology. |  |  |

| 14:13 | Reserved.                                                                                   |
|-------|---------------------------------------------------------------------------------------------|
| 12    | <b>PQM</b> . Read-only. Reset: Fixed,1. Platform QoS Monitoring.                            |
| 11    | Reserved.                                                                                   |
| 10    | INVPCID. Read-only. Reset: Fixed,1. Invalidate processor context ID.                        |
| 9     | <b>ERMS</b> . Read-write. Reset: Fixed,1. Enhanced REP MOVSB/STOSB.                         |
| 8     | <b>BMI2</b> . Read-only. Reset: Fixed,1. Bit manipulation group 2 instruction support.      |
| 7     | <b>SMEP</b> . Read-only. Reset: Fixed,1. Supervisor Mode Execution protection.              |
| 6     | Reserved.                                                                                   |
| 5     | <b>AVX2</b> . Read-only. Reset: Fixed,1. AVX extension support.                             |
| 4     | Reserved.                                                                                   |
| 3     | <b>BMI1</b> . Read-only. Reset: Fixed,1. Bit manipulation group 1 instruction support.      |
| 2:1   | Reserved.                                                                                   |
| 0     | <b>FSGSBASE</b> . Read-only. Reset: Fixed,1. FS and GS base read write instruction support. |

# CPUID\_Fn0000007\_ECX\_x00 [Structured Extended Feature Identifier] (Core::X86::Cpuid::StructExtFeatIdEcx0)

| Read-    | only.                                                                                   |
|----------|-----------------------------------------------------------------------------------------|
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn00000007_ECX_x00                               |
| Bits     | Description                                                                             |
| 31:23    | Reserved.                                                                               |
| 22       | RDPID. Read-only. Reset: Fixed,1. Read Processor ID instruction support.                |
| 21:11    | Reserved.                                                                               |
| 10       | VPCLMULQDQ. Read-only. Reset: X. Vector VPCLMULQDQ instruction support.                 |
| 9        | VAES. Read-only. Reset: X. Vector VAES(ENC DEC), VAES(ENC DEC)LAST instruction support. |
| 8        | Reserved.                                                                               |
| 7        | CET_SS. Read-only. Reset: 1. 1=Shadow stack supported.                                  |
| 6:5      | Reserved.                                                                               |
| 4        | OSPKE. Read-only. Reset: X. Protection keys enabled.                                    |
| 3        | <b>PKU</b> . Read-only. Reset: Fixed,1. Protection keys support.                        |
| 2        | UMIP. Read-only. Reset: Fixed,1. User Mode Instruction Prevention enable.               |
| 1:0      | Reserved.                                                                               |

# CPUID\_Fn0000007\_EDX\_x00 [Structured Extended Feature Identifiers] (Core::X86::Cpuid::StructExtFeatIdEdx0)

| Read-v   | Read-write. Reset: Fixed,0000_0010h.                              |  |  |
|----------|-------------------------------------------------------------------|--|--|
| Power    | Power-management feature flags.                                   |  |  |
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn00000007_EDX_x00         |  |  |
| Bits     | Description                                                       |  |  |
| 31:5     | Reserved.                                                         |  |  |
| 4        | FSRM. Read-write. Reset: Fixed,1. Fast Short Rep Movsb supported. |  |  |
| 3:0      | 3:0 Reserved.                                                     |  |  |

# CPUID\_Fn0000000B\_EAX\_x00 [Extended Topology Enumeration] (Core::X86::Cpuid::ExtTopEnumEax0)

Read-only. Enable: (Core::X86::Cpuid::ExtTopEnumEbx0 > 0).

CPUID Fn0000\_000B\_E[D,C,B,A]X\_x[2:0] specifies the hierarchy of logical cores from the SMT level through the processor socket level.

Software determines the presence of CPUID Fn0000\_000B if (CPUID Fn0000\_000B\_EBX\_x0[31:0] != 0). Software reads CPUID Fn0000\_000B\_E[C,B,A]X for ascending values of ECX until (CPUID

 $Fn0000\_000B\_EBX[LogProcAtThisLevel] == 0$ ).

\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn0000000B\_EAX\_x00

# Bits Description

| 31:5                    | Reserved.                                                                                                              |  |  |
|-------------------------|------------------------------------------------------------------------------------------------------------------------|--|--|
| 4:0                     | 4:0 <b>CoreMaskWidth</b> . Read-only. Number of bits to shift ExtendedApicId right to get unique topology ID of the ne |  |  |
|                         | level type.                                                                                                            |  |  |
| Reset: SMT ? 01h : 00h. |                                                                                                                        |  |  |

# CPUID\_Fn0000000B\_EBX\_x00 [Extended Topology Enumeration] (Core::X86::Cpuid::ExtTopEnumEbx0)

| Read-    | d-only.                                                                  |  |  |  |
|----------|--------------------------------------------------------------------------|--|--|--|
| _ccd[7:0 | _lthree0_core[7:0]_thread[1:0]; CPUID_Fn0000000B_EBX_x00                 |  |  |  |
| Bits     | Description                                                              |  |  |  |
| 31:16    | 16 Reserved.                                                             |  |  |  |
| 15:0     | 15:0 <b>LogProcAtThisLevel</b> . Read-only. Number of threads in a core. |  |  |  |
|          | Reset: SMT ? 2 : 0001h.                                                  |  |  |  |

# CPUID\_Fn0000000B\_ECX\_x00 [Extended Topology Enumeration] (Core::X86::Cpuid::ExtTopEnumEcx0)

| Read-o   | only. Reset: Fixed,0000_0100h. Enable: (Core::X86::Cpuid::ExtTopEnumEbx0 > 0). |                                         |  |  |  |  |  |
|----------|--------------------------------------------------------------------------------|-----------------------------------------|--|--|--|--|--|
| _ccd[7:0 | 7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn0000000B_ECX_x00                   |                                         |  |  |  |  |  |
| Bits     | Descripti                                                                      | scription                               |  |  |  |  |  |
| 31:16    | Reserved.                                                                      |                                         |  |  |  |  |  |
| 15:8     | LevelTyp                                                                       | LevelType. Read-only. Reset: Fixed,01h. |  |  |  |  |  |
|          | ValidValu                                                                      | lues:                                   |  |  |  |  |  |
|          | Value                                                                          | escription                              |  |  |  |  |  |
|          | 00h                                                                            | Invalid.                                |  |  |  |  |  |
|          | 01h                                                                            | Thread.                                 |  |  |  |  |  |
|          | 02h                                                                            | 02h Processor.                          |  |  |  |  |  |
|          | FFh-                                                                           | - Reserved.                             |  |  |  |  |  |
|          | 03h                                                                            | 3h                                      |  |  |  |  |  |
| 7:0      | 7:0 <b>EcxVal</b> . Read-only. Reset: Fixed,00h. ECX input value.              |                                         |  |  |  |  |  |

# CPUID\_Fn0000000B\_EAX\_x01 [Extended Topology Enumeration] (Core::X86::Cpuid::ExtTopEnumEax1)

| ſ                                                                                      | Read-only. Enable: (Core::X86::Cpuid::ExtTopEnumEbx1 > 0). |                                                                   |  |  |
|----------------------------------------------------------------------------------------|------------------------------------------------------------|-------------------------------------------------------------------|--|--|
|                                                                                        | _ccd[7:0                                                   | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn0000000B_EAX_x01 |  |  |
| I                                                                                      | Bits Description                                           |                                                                   |  |  |
| 31:5 Reserved.                                                                         |                                                            |                                                                   |  |  |
| 4:0 <b>CoreMaskWidth</b> . Read-only. Reset: XXXXXb. ExtendedApicId right shift value. |                                                            |                                                                   |  |  |

# CPUID\_Fn0000000B\_EBX\_x01 [Extended Topology Enumeration] (Core::X86::Cpuid::ExtTopEnumEbx1)

| Read-    | Read-only.                                                                                |  |  |  |  |
|----------|-------------------------------------------------------------------------------------------|--|--|--|--|
| _ccd[7:0 | ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn0000000B_EBX_x01                          |  |  |  |  |
| Bits     | Description                                                                               |  |  |  |  |
| 31:16    | Reserved.                                                                                 |  |  |  |  |
| 15:0     | LogProcAtThisLevel. Read-only. Reset: XXXXh. Number of logical cores in processor socket. |  |  |  |  |

# CPUID\_Fn0000000B\_ECX\_x01 [Extended Topology Enumeration] (Core::X86::Cpuid::ExtTopEnumEcx1)

| Read-only. Reset: Fixed,0000_0201h. Enable: (Core::X86::Cpuid::ExtTopEnumEbx1 > 0). |                                         |                                             |  |  |  |  |
|-------------------------------------------------------------------------------------|-----------------------------------------|---------------------------------------------|--|--|--|--|
| _ccd[7:0                                                                            | ]_lthree0_core                          | [7:0]_thread[1:0]; CPUID_Fn0000000B_ECX_x01 |  |  |  |  |
| Bits                                                                                | Bits Description                        |                                             |  |  |  |  |
| 31:16                                                                               | Reserved.                               |                                             |  |  |  |  |
| 15:8                                                                                | LevelType. Read-only. Reset: Fixed,02h. |                                             |  |  |  |  |
|                                                                                     | ValidValues:                            |                                             |  |  |  |  |
|                                                                                     | Value Description                       |                                             |  |  |  |  |
|                                                                                     | 00h Invalid.                            |                                             |  |  |  |  |

|                                                           | 01h  | Thread.                                     |
|-----------------------------------------------------------|------|---------------------------------------------|
|                                                           | 02h  | Processor.                                  |
|                                                           | FFh- | Reserved.                                   |
|                                                           | 03h  |                                             |
| 7:0 EcxVal. Read-only, Reset: Fixed.01h, ECX input value. |      | Read-only Reset: Fixed 01h, ECX input value |

# CPUID\_Fn0000000B\_EAX\_x02 [Extended Topology Enumeration] (Core::X86::Cpuid::ExtTopEnumEax2)

Read-only. Reset: Fixed,0000 0000h. Enable: (Core::X86::Cpuid::ExtTopEnumEbx2 > 0). \_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn0000000B\_EAX\_x02 Bits Description 31:5 Reserved. **CoreMaskWidth**. Read-only. Reset: Fixed,00h. Zero indicates no more levels. 4:0

# CPUID\_Fn0000000B\_EBX\_x02 [Extended Topology Enumeration] (Core::X86::Cpuid::ExtTopEnumEbx2)

| _ |                                                                             |           |  |  |
|---|-----------------------------------------------------------------------------|-----------|--|--|
| П | Read-only. Reset: 0000_0000h.                                               |           |  |  |
|   | ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn0000000B_EBX_x02            |           |  |  |
|   | Bits Description                                                            |           |  |  |
| 3 | 31:16                                                                       | Reserved. |  |  |
|   | LogProcAtThisLevel. Read-only. Reset: 0000h. Zero indicates no more levels. |           |  |  |

# CPUID\_Fn0000000B\_ECX\_x02 [Extended Topology Enumeration] (Core::X86::Cpuid::ExtTopEnumEcx2)

Read-only. Reset: Fixed,0000 0002h. Enable: (Core::X86::Cpuid::ExtTopEnumEbx2 > 0). ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn0000000B\_ECX\_x02 Bits Description 31:16 Reserved. 15:8 **LevelType**. Read-only. Reset: Fixed,00h. ValidValues:

| Value                                                         | Description |  |
|---------------------------------------------------------------|-------------|--|
| 00h                                                           | Invalid.    |  |
| 01h                                                           | Thread.     |  |
| 02h                                                           | Processor.  |  |
| FFh-                                                          | Reserved.   |  |
| 03h                                                           |             |  |
| <b>EcxVal</b> . Read-only. Reset: Fixed,02h. ECX input value. |             |  |

# CPUID Fn0000000B EDX [Extended Topology Enumeration] (Core::X86::Cpuid::ExtTopEnumEdx)

| Read-    | only.                                                                                  |  |  |
|----------|----------------------------------------------------------------------------------------|--|--|
| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn0000000B_EDX                          |  |  |
| Bits     | Description                                                                            |  |  |
| 31:0     | ExtendedLocalApicId: extended APIC ID. Read-only. Reset: XXXX_XXXXh. Extended APIC_ID. |  |  |

# CPUID\_Fn000000D\_EAX\_x00 [Processor Extended State Enumeration] (Core::X86::Cpuid::ProcExtStateEnumEax00)

7:0

| Corc     |                                                                                                                      |             |                                  |  |  |  |
|----------|----------------------------------------------------------------------------------------------------------------------|-------------|----------------------------------|--|--|--|
| Read-    | Read-only. Reset: Fixed,0000_0207h.                                                                                  |             |                                  |  |  |  |
|          |                                                                                                                      |             |                                  |  |  |  |
| _ccd[7:0 | ]_lthree0_core                                                                                                       | [7:0]_threa | d[1:0]; CPUID_Fn0000000D_EAX_x00 |  |  |  |
| Bits     | Description                                                                                                          |             |                                  |  |  |  |
| 31:0     | :0 <b>XFeatureSupportedMask[31:0]</b> . Read-only. Reset: Fixed,0000_0207h. Each set bit indicates the corresponding |             |                                  |  |  |  |
|          | bit in register XCR0[31:0] is settable.                                                                              |             |                                  |  |  |  |
|          | ValidValues:                                                                                                         |             |                                  |  |  |  |
|          | Bit                                                                                                                  | Name        | Description                      |  |  |  |

| [0]     | X87 | X87 Support.                                                                                                        |
|---------|-----|---------------------------------------------------------------------------------------------------------------------|
| [1]     | SSE | 128-bit SSE Support.                                                                                                |
| [2]     | AVX | 256-bit AVX support.                                                                                                |
| [8:3]   |     | Reserved.                                                                                                           |
| [9]     | MPK | Memory Protection Keys. See Core::X86::Cpuid::StructExtFeatIdEcx0[PKU] for the availability of MPK feature support. |
| [31:10] |     | Reserved.                                                                                                           |

# CPUID\_Fn000000D\_EBX\_x00 [Processor Extended State Enumeration]

(Core::X86::Cpuid::ProcExtStateEnumEbx00)

| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn0000000D_EBX_x00                                           |  |  |  |  |  |
|----------|-------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Bits     | Description                                                                                                 |  |  |  |  |  |
| 31:0     | XFeatureEnabledSizeMax. Read-only,Volatile. Reset: XXXX_XXXh.                                               |  |  |  |  |  |
|          | <b>Description</b> : Size in bytes of an uncompacted XSAVE/XRSTOR area for all features enabled in the XCR0 |  |  |  |  |  |
|          | register.                                                                                                   |  |  |  |  |  |
|          | IF (XCR0[MPK] == 1)                                                                                         |  |  |  |  |  |
|          | Return EBX=0000_0988h // legacy header + X87/SSE + AVX + MPK size                                           |  |  |  |  |  |
|          | ELSIF(XCR0[AVX] == 1)                                                                                       |  |  |  |  |  |
|          | Return EBX = 0000_0340h // legacy header + X87/SSE + AVX size                                               |  |  |  |  |  |
|          | ELSIF (XCR0[SSE] == 1)                                                                                      |  |  |  |  |  |

Return EBX = 0000\_0240h // legacy header + X87/SSE size

ELSIF(XCR0[X87] == 1)

Return EBX=0000\_0240h

**END** 

Read-only, Volatile.

# CPUID\_Fn000000D\_ECX\_x00 [Processor Extended State Enumeration]

(Core::X86::Cpuid::ProcExtStateEnumEcx00)

| _        | i /                                                                                                          |  |  |  |  |  |
|----------|--------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Read-    | Read-only. Reset: Fixed,0000_0988h.                                                                          |  |  |  |  |  |
| _ccd[7:0 | D]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn0000000D_ECX_x00                                                   |  |  |  |  |  |
| Bits     | Description                                                                                                  |  |  |  |  |  |
| 31:0     | <b>XFeatureSupportedSizeMax</b> . Read-only. Reset: Fixed,0000_0988h. Size of legacy header + X87/SSE + AVX+ |  |  |  |  |  |
|          | Padding + MPK.                                                                                               |  |  |  |  |  |

# CPUID\_Fn000000D\_EDX\_x00 [Processor Extended State Enumeration]

(Core::X86::Cpuid::ProcExtStateEnumEdx00)

| Read-    | Read-only. Reset: Fixed,0000_0000h.                                                                                |  |  |  |  |
|----------|--------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn0000000D_EDX_x00                                                  |  |  |  |  |
| Bits     | Description                                                                                                        |  |  |  |  |
| 31:0     | <b>XFeatureSupportedMask[63:32]</b> . Read-only. Reset: Fixed,0000_0000h. Each set bit indicates the corresponding |  |  |  |  |
|          | bit in register XCR0[63:32] is settable.                                                                           |  |  |  |  |

# CPUID\_Fn000000D\_EAX\_x01 [Processor Extended State Enumeration]

(Core::X86::Cpuid::ProcExtStateEnumEax01)

| F | Read-only. Reset: Fixed,0000_000Fh.                               |                                                                               |  |  |  |  |  |
|---|-------------------------------------------------------------------|-------------------------------------------------------------------------------|--|--|--|--|--|
|   | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn0000000D_EAX_x01 |                                                                               |  |  |  |  |  |
|   | Bits                                                              | Sits Description                                                              |  |  |  |  |  |
|   | 31:4                                                              | Reserved.                                                                     |  |  |  |  |  |
|   | 3                                                                 | <b>XSAVES</b> . Read-only. Reset: Fixed,1. XSAVES,XRSTORS, and XSS supported. |  |  |  |  |  |
|   | 2                                                                 | <b>XGETBV</b> . Read-only. Reset: Fixed,1. XGETBV with ECX = 1 supported.     |  |  |  |  |  |
|   | 1                                                                 | XSAVEC. Read-only. Reset: Fixed,1. XSAVEC and compact XRSTOR supported.       |  |  |  |  |  |
|   | 0                                                                 | <b>XSAVEOPT</b> . Read-only. Reset: Fixed,1. XSAVEOPT is available.           |  |  |  |  |  |

# CPUID\_Fn000000D\_EBX\_x01 [Processor Extended State Enumeration] (Core::X86::Cpuid::ProcExtStateEnumEbx01)

| _        | i /                                                               |  |  |  |  |  |
|----------|-------------------------------------------------------------------|--|--|--|--|--|
| Read-    | Read-only, Volatile.                                              |  |  |  |  |  |
| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn0000000D_EBX_x01 |  |  |  |  |  |
| Bits     | Description                                                       |  |  |  |  |  |
| 31:0     | XFeatureEnabledSizeMax. Read-only,Volatile. Reset: XXXX_XXXh.     |  |  |  |  |  |
|          | <b>Description</b> : EBX = 0000_0240h                             |  |  |  |  |  |
|          | $+((XCR0[AVX] == 1)?0000_0100h:0)$                                |  |  |  |  |  |
|          | $+((XCR0[MPK] == 1)?0000_0008h:0)$                                |  |  |  |  |  |
|          | + ((XSS[CET_U] == 1) ? 0000_0010h : 0)                            |  |  |  |  |  |
|          | + ((XSS[CET_S] == 1) ? 0000_0018h : 0).                           |  |  |  |  |  |

# CPUID\_Fn000000D\_ECX\_x01 [Processor Extended State Enumeration] (Core::X86::Cpuid::ProcExtStateEnumEcx01)

| Read-o   | ead-only. Reset: Fixed,0000_1800h.                                              |                                                                              |  |  |  |  |
|----------|---------------------------------------------------------------------------------|------------------------------------------------------------------------------|--|--|--|--|
| Each s   | Each set bit indicates the corresponding bit in register XSS[31:0] is settable. |                                                                              |  |  |  |  |
| _ccd[7:0 | ]_lthree0_core                                                                  | e[7:0]_thread[1:0]; CPUID_Fn0000000D_ECX_x01                                 |  |  |  |  |
| Bits     | Description Description                                                         |                                                                              |  |  |  |  |
| 31:0     | MaskXss                                                                         | askXss. Read-only. Reset: Fixed,0000_1800h. Mask[31:0] of settable XSS bits. |  |  |  |  |
|          | ValidValı                                                                       | lues:                                                                        |  |  |  |  |
|          | Bit                                                                             | Description                                                                  |  |  |  |  |
|          | [10:0]                                                                          | Reserved.                                                                    |  |  |  |  |
|          | [11]                                                                            | CET for user mode.                                                           |  |  |  |  |
|          | [12]                                                                            | 2] CET for supervisor mode.                                                  |  |  |  |  |

# CPUID\_Fn000000D\_EDX\_x01 [Processor Extended State Enumeration] (Core::X86::Cpuid::ProcExtStateEnumEdx01)

| (CoreAddCpuidFrocExtStateEntinEdxvr)                                             |                                                                                |  |  |  |  |
|----------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--|--|--|--|
| Read-only. Reset: Fixed,0000_0000h.                                              |                                                                                |  |  |  |  |
| Each set bit indicates the corresponding bit in register XSS[63:32] is settable. |                                                                                |  |  |  |  |
| _ccd[7:0]_threa0_core[7:0]_thread[1:0]; CPUID_Fn0000000D_EDX_x01                 |                                                                                |  |  |  |  |
| Bits                                                                             | Description                                                                    |  |  |  |  |
| 31:0                                                                             | MaskXss. Read-only. Reset: Fixed,0000_0000h. Mask[63:32] of settable XSS bits. |  |  |  |  |

# $CPUID\_Fn0000000D\_EAX\_x02 \ [Processor \ Extended \ State \ Enumeration]$

### (Core::X86::Cpuid::ProcExtStateEnumEax02)

[31:13] Reserved.

| _        | 1                                                                                                  |  |  |  |  |
|----------|----------------------------------------------------------------------------------------------------|--|--|--|--|
| Read-    | Read-only. Reset: Fixed,0000_0100h.                                                                |  |  |  |  |
| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn0000000D_EAX_x02                                  |  |  |  |  |
| Bits     | Description                                                                                        |  |  |  |  |
| 31:0     | <b>YmmHiSaveStateOffset</b> . Read-only. Reset: Fixed,0000 0100h. YMM[31:16] save state byte size. |  |  |  |  |

# CPUID\_Fn000000D\_EBX\_x02 [Processor Extended State Enumeration]

# (Core::X86::Cpuid::ProcExtStateEnumEbx02)

| Read-    | Read-only. Reset: Fixed,0000_0240h.                                                              |  |  |  |  |
|----------|--------------------------------------------------------------------------------------------------|--|--|--|--|
| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn0000000D_EBX_x02                                |  |  |  |  |
| Bits     | Description                                                                                      |  |  |  |  |
| 31:0     | YmmHiSaveStateOffset. Read-only. Reset: Fixed,0000_0240h. YMM[31:16] save state uncompacted byte |  |  |  |  |
|          | offset.                                                                                          |  |  |  |  |

# CPUID\_Fn000000D\_ECX\_x02 [Processor Extended State Enumeration]

# (Core::X86::Cpuid::ProcExtStateEnumEcx02)

Read-only. Reset: Fixed,0000\_0000h.

| _ccd[7:0]_lthrea0_core[7:0]_thread[1:0]; CPUID_Fn0000000D_ECX_x02 |                                                                                                                |  |  |  |
|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--|--|--|
| Bits                                                              | Description                                                                                                    |  |  |  |
| 31:2                                                              | Reserved.                                                                                                      |  |  |  |
| 1                                                                 | <b>YmmHiAligned</b> . Read-only. Reset: Fixed,0. 0=YMM_hi state (YMM[31:16]) is not automatically aligned to a |  |  |  |
|                                                                   | 64-byte boundary on compacted saves/restores. 1=YMM_hi state (YMM[31:16]) is automatically aligned to a 64-    |  |  |  |
|                                                                   | byte boundary on compacted saves/restores.                                                                     |  |  |  |
| 0                                                                 | <b>XStateSupervisor</b> . Read-only. Reset: Fixed,0. 1=This xstate is Supervisor State.                        |  |  |  |

# CPUID\_Fn000000D\_EDX\_x02 [Processor Extended State Enumeration]

(Core::X86::Cpuid::ProcExtStateEnumEdx02)

Read-only. Reset: Fixed,0000\_0000h.
\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn0000000D\_EDX\_x02

Bits Description

31:0 Reserved.

# CPUID\_Fn0000000D\_EAX\_x09 [Processor Extended State Enumeration]

(Core::X86::Cpuid::ProcExtStateEnumEax09)

Read-only. Reset: Fixed,0000\_0008h.

\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn0000000D\_EAX\_x09

Bits Description

31:0 MpkSaveStateSize. Read-only. Reset: Fixed,0000\_0008h. MPK save state byte size.

# CPUID\_Fn000000D\_EBX\_x09 [Processor Extended State Enumeration]

(Core::X86::Cpuid::ProcExtStateEnumEbx09)

Read-only. Reset: Fixed,0000\_0980h.
\_ccd[7:0]\_three0\_core[7:0]\_thread[1:0]; CPUID\_Fn0000000D\_EBX\_x09

Bits Description

31:0 MpKSaveStateOffset. Read-only. Reset: Fixed,0000\_0980h. MPK save state uncompacted byte offset.

# CPUID\_Fn000000D\_ECX\_x09 [Processor Extended State Enumeration]

(Core::X86::Cpuid::ProcExtStateEnumEcx09)

Read-only. Reset: Fixed,0000\_0000h.
\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn000000D\_ECX\_x09

Bits Description

31:2 Reserved.

1 XState64BitAligned. Read-only. Reset: Fixed,0. 1=This xstate will always be 64-byte aligned in compacted memops.

0 XStateSupervisor. Read-only. Reset: Fixed,0. 1=This xstate is Supervisor State.

# CPUID\_Fn000000D\_EDX\_x09 [Processor Extended State Enumeration]

(Core::X86::Cpuid::ProcExtStateEnumEdx09)

Read-only. Reset: Fixed,0000\_0000h.
\_ccd[7:0]\_three0\_core[7:0]\_thread[1:0]; CPUID\_Fn0000000D\_EDX\_x09

Bits Description

31:0 Reserved.

# $CPUID\_Fn0000000D\_EAX\_x0B \ [Processor \ Extended \ State \ Enumeration]$

(Core::X86::Cpuid::ProcExtStateEnumEax0B)

Read-only. Reset: Fixed,0000\_0010h.

\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn000000D\_EAX\_x0B

Bits Description

31:0 CetUserSize. Read-only. Reset: Fixed,0000\_0010h. : CET user size.

| <b>CPUID</b> | _Fn0 | 0000 | 1000 | _EBX | $_{x0B}$ | [Proce | essor | <b>Extended State Enumeration</b> ] |  |
|--------------|------|------|------|------|----------|--------|-------|-------------------------------------|--|
| 10           | T700 | _    |      |      |          |        |       | 0T)                                 |  |

(Core::X86::Cpuid::ProcExtStateEnumEbx0B)

| (0020    | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,                                   |  |
|----------|--------------------------------------------------------------------------|--|
| Read-    | Read-only. Reset: Fixed,0000_0000h.                                      |  |
| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn0000000D_EBX_x0B        |  |
| Bits     | Description                                                              |  |
| 31:0     | CetUserOffset. Read-only. Reset: Fixed,0000_0000h. CET user byte offset. |  |

# CPUID\_Fn000000D\_ECX\_x0B [Processor Extended State Enumeration]

# (Core::X86::Cpuid::ProcExtStateEnumEcx0B)

| Read-    | Read-only. Reset: Fixed,0000_0001h.                                                                              |  |
|----------|------------------------------------------------------------------------------------------------------------------|--|
| Proces   | Processor Extended State Enumeration for CET_U.                                                                  |  |
| _ccd[7:0 | [[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn0000000D_ECX_x0B                                                   |  |
| Bits     | Description                                                                                                      |  |
| 31:2     | Reserved.                                                                                                        |  |
| 1        | <b>XState64BitAligned</b> . Read-only. Reset: Fixed,0. 1=This xstate will always be 64-byte aligned in compacted |  |
|          | memops.                                                                                                          |  |
| 0        | <b>XStateSupervisor</b> . Read-only. Reset: Fixed,1. 1=This xstate is Supervisor State.                          |  |

# CPUID\_Fn000000D\_EDX\_x0B [Processor Extended State Enumeration]

# (Core::X86::Cpuid::ProcExtStateEnumEdx0B)

| Read-only. Reset: Fixed,0000_0000h. |                                  |
|-------------------------------------|----------------------------------|
| _ccd[7:0                            | ]_lthree0_core[7:0]_thread[1:0]; |
| Bits                                | Description                      |
| 21.0                                | Reserved.                        |

# CPUID\_Fn000000D\_EAX\_x0C [Processor Extended State Enumeration]

# (Core::X86::Cpuid::ProcExtStateEnumEax0C)

| _                                   | i /                                                                            |
|-------------------------------------|--------------------------------------------------------------------------------|
| Read-only. Reset: Fixed,0000_0018h. |                                                                                |
| _ccd[7:0                            | ]_lthree0_core[7:0]_thread[1:0];                                               |
| Bits                                | Description                                                                    |
| 31:0                                | <b>CetSprvrSize</b> . Read-only. Reset: Fixed,0000_0018h. CET supervisor size. |

# $CPUID\_Fn0000000D\_EBX\_x0C \ [Processor \ Extended \ State \ Enumeration]$

# (Core::X86::Cpuid::ProcExtStateEnumEbx0C)

| Read-    | Read-only. Reset: Fixed,0000_0000h.                                                     |  |
|----------|-----------------------------------------------------------------------------------------|--|
| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn0000000D_EBX_x0C                       |  |
| Bits     | Sits Description                                                                        |  |
| 31:0     | <b>CetSprvrOffset</b> . Read-only. Reset: Fixed,0000_0000h. CET supervisor byte offset. |  |

# CPUID\_Fn000000D\_ECX\_x0C [Processor Extended State Enumeration] (Core::X86::Cpuid::ProcExtStateEnumEcx0C)

| Read-    | Read-only. Reset: Fixed,0000_0001h.                                                                              |  |
|----------|------------------------------------------------------------------------------------------------------------------|--|
| Proces   | Processor Extended State Enumeration for CET_S.                                                                  |  |
| _ccd[7:0 | d[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn0000000D_ECX_x0C                                                   |  |
| Bits     | Description                                                                                                      |  |
| 31:2     | Reserved.                                                                                                        |  |
| 1        | <b>XState64BitAligned</b> . Read-only. Reset: Fixed,0. 1=This xstate will always be 64-byte aligned in compacted |  |
|          | memops.                                                                                                          |  |
| 0        | <b>XStateSupervisor</b> . Read-only. Reset: Fixed,1. 1=This xstate is Supervisor State.                          |  |

# CPUID\_Fn0000000D\_EDX\_x0C [Processor Extended State Enumeration]

# (Core::X86::Cpuid::ProcExtStateEnumEdx0C)

Read-only. Reset: Fixed,0000\_0000h.

| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn0000000D_EDX_x0C |  |
|----------|-------------------------------------------------------------------|--|
| Bits     | Description                                                       |  |
| 31:0     | Reserved.                                                         |  |

# CPUID Fn0000000F EAX x00 [Resource Director Technology Monitor Capability]

(Core::X86::Cpuid::RsrcDirTechMonCapEax0)

Read-only. Reset: Fixed.0000 0000h.

\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn0000000F\_EAX\_x00

Bits Description 31:0 Reserved.

# CPUID Fn0000000F\_EBX\_x00 [Resource Director Technology Monitor Capability]

(Core::X86::Cpuid::RsrcDirTechMonCapEbx0)

Read-only. Reset: Fixed,0000 00FFh.

\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn0000000F\_EBX\_x00

Bits Description

31:0 **RmidMaxRange**. Read-only. Reset: Fixed,0000\_00FFh. RMID maximum within this processor for all types.

# CPUID Fn0000000F\_ECX\_x00 [Resource Director Technology Monitor Capability]

(Core::X86::Cpuid::RsrcDirTechMonCapEcx0)

Read-only. Reset: Fixed,0000 0000h.

Bits Description

31:0 Reserved.

# CPUID\_Fn000000F\_EDX\_x00 [Resource Director Technology Monitor Capability]

(Core::X86::Cpuid::RsrcDirTechMonCapEdx0)

Read-only. Reset: Fixed,0000 0002h.

ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn0000000F\_EDX\_x00

| Bits | Desci | ription |
|------|-------|---------|
| 040  | 1     |         |

31:2 | Reserved.

L3CacheRDT. Read-only. Reset: Fixed,1. L3 Cache RDT Monitoring. 1

0 Reserved.

# CPUID\_Fn0000000F\_EAX\_x01 [Resource Director Technology L3 Monitor Capability]

(Core::X86::Cpuid::RsrcDirTechMonCapEax1)

Read-only. Reset: Fixed,0000 0000h.

ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn0000000F\_EAX\_x01

| Bits | Description |
|------|-------------|
|      |             |

31:9 Reserved.

8 **OverflowBit**. Read-only. Reset: Fixed,0. 1=Indicates Core::X86::Msr::QM\_CTR bit 61 is an overflow bit.

CounterSize. Read-only. Reset: Fixed,00h. Encode counter width offset from bit[24]. 7:0

| <u>ValidValı</u> | ValidValues:                                                                              |  |
|------------------|-------------------------------------------------------------------------------------------|--|
| Value            | Description                                                                               |  |
| 00h              | Family/Model/Stepping should be used to determine counter size; 44-bits for this product. |  |
| 26h-01h          | <value>+24-bit counters.</value>                                                          |  |
| FFh-             | Reserved.                                                                                 |  |
| 27h              |                                                                                           |  |

# CPUID\_Fn0000000F\_EBX\_x01 [Resource Director Technology L3 Monitor Capability]

(Core::X86::Cpuid::RsrcDirTechMonCapEbx1)

Read-only. Reset: Fixed,0000 0040h.

\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn0000000F\_EBX\_x01

| Bits | Description                                                          |
|------|----------------------------------------------------------------------|
| 31:0 | ConverFactor. Read-only. Reset: Fixed,0000_0040h. Conversion Factor. |

# CPUID\_Fn0000000F\_ECX\_x01 [Resource Director Technology L3 Monitor Capability]

(Core::X86::Cpuid::RsrcDirTechMonCapEcx1)

Read-only. Reset: Fixed,0000\_00FFh.

\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn0000000F\_ECX\_x01

Bits Description

31:0 **RmidMaxRange**. Read-only. Reset: Fixed,0000\_00FFh. RMID Maximum Range of this resourse.

# CPUID\_Fn0000000F\_EDX\_x01 [Resource Director Technology L3 Monitor Capability] (Core::X86::Cpuid::RsrcDirTechMonCapEdx1)

Read-only. Reset: Fixed,0000\_0007h.

\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn000000F\_EDX\_x01

Bits Description

31:3 Reserved.

2 L3CacheLocalBndwdthMon. Read-only. Reset: Fixed,1. L3 Local Bandwidth monitoring.

1 **L3CacheTotalBndwdthMon**. Read-only. Reset: Fixed,1. L3 Total Bandwidth monitoring.

0 **L3CacheOccpncyMon**. Read-only. Reset: Fixed,1. L3 occupancy monitoring.

# CPUID\_Fn00000010\_EAX\_x00 [Resource Director Technology Allocation Enumeration] (Core::X86::Cpuid::RsrcDirTechAllocEnumEax0)

Read-only. Reset: Fixed,0000\_0000h. Enable: (Core::X86::Cpuid::RsrcDirTechAllocEnumEbx0 > 0).

Software determines the presence of CPUID Fn0000\_0010 if (CPUID Fn0000\_0010\_EBX\_x0[31:0] != 0). Software reads CPUID Fn0000\_0010\_E[D,C,B,A]X for ascending values of ECX until (CPUID

 $Fn0000\_0010\_EBX[LogProcAtThisLevel] == 0).$ 

\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn00000010\_EAX\_x00

Bits Description
31:0 Reserved.

# CPUID\_Fn00000010\_EBX\_x00 [Resource Director Technology Allocation Enumeration]

(Core::X86::Cpuid::RsrcDirTechAllocEnumEbx0)

Read-only. Reset: 0000\_0002h.
\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn00000010\_EBX\_x00

Bits Description

31:3 Reserved.
 L2CacheAllocTech. Read-only. Reset: 0. L2 Cache Allocation Technology.

1 **L3CacheAllocTech**. Read-only. Reset: 1. L3 Cache Allocation Technology.

0 Reserved.

# CPUID\_Fn00000010\_ECX\_x00 [Resource Director Technology Allocation Enumeration] (Core::X86::Cpuid::RsrcDirTechAllocEnumEcx0)

Read-only. Reset: Fixed,0000\_0000h. Enable: (Core::X86::Cpuid::RsrcDirTechAllocEnumEbx0 > 0).

 $\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn00000010\_ECX\_x00$ 

Bits Description

31:0 Reserved.

# CPUID\_Fn00000010\_EDX\_x00 [Resource Director Technology Allocation Enumeration] (Core::X86::Cpuid::RsrcDirTechAllocEnumEdx0)

Read-only. Reset: Fixed,0000\_0000h. Enable: (Core::X86::Cpuid::RsrcDirTechAllocEnumEbx0 > 0).

\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn00000010\_EDX\_x00

Bits Description

31:0 Reserved.

# CPUID\_Fn00000010\_EAX\_x01 [Resource Director Technology L3 Allocation Enumeration] (Core::X86::Cpuid::RsrcDirTechAllocEnumEax1)

Read-only. Enable: (Core::X86::Cpuid::RsrcDirTechAllocEnumEbx1 > 0).
\_\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn00000010\_EAX\_x01

Bits Description

31:5 Reserved.

4:0 CapacityMask. Read-only. Reset: Fixed,0Fh. Capacity bitmask length.

# CPUID\_Fn00000010\_EBX\_x01 [Resource Director Technology L3 Allocation Enumeration] (Core::X86::Cpuid::RsrcDirTechAllocEnumEbx1)

 Read-only. Reset: 0000\_0000h.

 \_ccd[7:0]\_three0\_core[7:0]\_thread[1:0]; CPUID\_Fn00000010\_EBX\_x01

 Bits
 Description

 31:0
 AllocUnits. Read-only. Reset: 0000\_000h. Allocation Units.

# CPUID\_Fn00000010\_ECX\_x01 [Resource Director Technology L3 Allocation Enumeration] (Core::X86::Cpuid::RsrcDirTechAllocEnumEcx1)

Read-only. Reset: Fixed,0000\_0004h. Enable: (Core::X86::Cpuid::RsrcDirTechAllocEnumEbx1 > 0).
\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn00000010\_ECX\_x01

Bits Description

31:3 Reserved.

2 CDP. Read-only. Reset: Fixed,1. Code and data prioritization.

1:0 Reserved.

# CPUID\_Fn00000010\_EDX\_x01 [Resource Director Technology L3 Allocation Enumeration] (Core::X86::Cpuid::RsrcDirTechAllocEnumEdx1)

Read-only. Reset: Fixed,0000\_000Fh. Enable: (Core::X86::Cpuid::RsrcDirTechAllocEnumEbx1 > 0).

\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn00000010\_EDX\_x01

Bits Description

31:16 Reserved.

15:0 HCS. Read-only. Reset: Fixed,000Fh. Highest COS supported.

# CPUID\_Fn80000000\_EAX [Largest Extended Function Number] (Core::X86::Cpuid::LargExtFuncNum)

Read-only. Reset: Fixed,8000\_0023h.

\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn8000000\_EAX

Bits Description

31:0 LFuncExt: largest extended function. Read-only. Reset: Fixed,8000\_0023h. The largest CPUID extended function input value supported by the processor implementation.

# CPUID\_Fn80000000\_EBX [Processor Vendor (ASCII Bytes [3:0])] (Core::X86::Cpuid::ProcVendExtEbx)

Read-only. Reset: Fixed,6874\_7541h.

Core::X86::Cpuid::ProcVendEbx and Core::X86::Cpuid::ProcVendExtEbx return the same value.

\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn8000000\_EBX

Bits Description

31:0 Vendor. Read-only. Reset: Fixed,6874\_7541h. ASCII Bytes [3:0] ("h t u A") of the string "AuthenticAMD".

# CPUID\_Fn80000000\_ECX [Processor Vendor (ASCII Bytes [11:8])] (Core::X86::Cpuid::ProcVendExtEcx)

Read-only. Reset: Fixed,444D\_4163h.

Core::X86::Cpuid::ProcVendEcx and Core::X86::Cpuid::ProcVendExtEcx return the same value.

\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn80000000\_ECX

Bits Description

31:0 Vendor. Read-only. Reset: Fixed,444D\_4163h. ASCII Bytes [11:8] ("D M A c") of the string "AuthenticAMD".

| CPUID_Fn800000000_EDX [Processor Vendor (ASCII Bytes [7:4])] (Core::X86::Cpuid::ProcVendExtEdx) |
|-------------------------------------------------------------------------------------------------|
| Read-only. Reset: Fixed,6974_6E65h.                                                             |
| Core::X86::Cpuid::ProcVendEdx and Core::X86::Cpuid::ProcVendExtEdx return the same value.       |
| ccd[7:0] lthree0 core[7:0] thread[1:0]; CPUID Fn80000000 EDX                                    |

\_ccd[/:0]\_tunee0\_core[/:0]\_tunead[1:0]; CPOID\_Fno0000000\_EDX

Bits Description

3:0

31:0 **Vendor**. Read-only. Reset: Fixed,6974\_6E65h. ASCII Bytes [7:4] ("i t n e") of the string "AuthenticAMD".

# CPUID\_Fn80000001\_EAX [Family, Model, Stepping Identifiers] (Core::X86::Cpuid::FamModStepExt)

| Read-only.                                                                                                               |  |
|--------------------------------------------------------------------------------------------------------------------------|--|
| Core::X86::Cpuid::FamModStep and Core::X86::Cpuid::FamModStepExt return the same value. See                              |  |
| Core::X86::Cpuid::FamModStep.                                                                                            |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn80000001_EAX                                                            |  |
| Bits Description                                                                                                         |  |
| 31:28 Reserved.                                                                                                          |  |
| 27:20 <b>ExtFamily</b> : <b>extended family</b> . Read-only. Reset: 0Ah. See Core::X86::Cpuid::FamModStep description of |  |
| Family.                                                                                                                  |  |
| 19:16 <b>ExtModel</b> : <b>extended model</b> . Read-only. Reset: 0h. See Core::X86::Cpuid::FamModStep description of    |  |
| ExtModel.                                                                                                                |  |
| 15:12 Reserved.                                                                                                          |  |
| 11:8 <b>BaseFamily</b> . Read-only. Reset: Fh. See Core::X86::Cpuid::FamModStep description of Family.                   |  |

# CPUID\_Fn80000001\_EBX [BrandId Identifier] (Core::X86::Cpuid::BrandId)

**BaseModel**. Read-only. Reset: Xh. Model numbers vary with product.

**Stepping**. Read-only. Reset: 1h. Processor stepping (revision) for a specific model.

| Read-only.                                                    |                                                                                          |  |
|---------------------------------------------------------------|------------------------------------------------------------------------------------------|--|
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn80000001_EBX |                                                                                          |  |
| Bits                                                          | Description                                                                              |  |
| 31:28                                                         | <b>PkgType</b> : <b>package type</b> . Read-only. Reset: Xh. Specifies the package type. |  |
| 27:0                                                          | Reserved.                                                                                |  |

| 27:0 Reserved. |                                                                                                                                                                                           |  |
|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| CPUI           | CPUID_Fn80000001_ECX [Feature Identifiers] (Core::X86::Cpuid::FeatureExtIdEcx)                                                                                                            |  |
| Read-          | Read-only.                                                                                                                                                                                |  |
| These          | values can be over-written by Core::X86::Msr::CPUID_ExtFeatures.                                                                                                                          |  |
| _ccd[7:0       | ]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn80000001_ECX                                                                                                                                     |  |
| Bits           | Description                                                                                                                                                                               |  |
| 31             | Reserved.                                                                                                                                                                                 |  |
| 30             | AdMskExtn: address mask extension support for instruction breakpoint. Read-only. Reset: Fixed,1. Indicates                                                                                |  |
|                | support for address mask extension (to 32 bits and to all 4 DRs) for instruction breakpoints.                                                                                             |  |
| 29             | MwaitExtended. Read-only. Reset: !Core::X86::Msr::HWCR[MonMwaitDis]. 1=MWAITX and MONITORX                                                                                                |  |
|                | capability is supported.                                                                                                                                                                  |  |
| 28             | <b>PerfCtrExtLLC: Last Level Cache performance counter extensions</b> . Read-only. Reset: Fixed,1. 1=Indicates                                                                            |  |
|                | support for Core::X86::Msr::ChL3PmcCfg and Core::X86::Msr::ChL3Pmc L3 performance counter extensions.                                                                                     |  |
|                | L3 performance counter extensions support. See 2.1.17.5 [L3 Cache Performance Monitor Counters] and 2.1.17                                                                                |  |
|                | [Performance Monitor Counters].                                                                                                                                                           |  |
| 27             | <b>PerfTsc</b> . Read-only. Reset: Fixed,0. Performance time-stamp counter supported.                                                                                                     |  |
| 26             | DataBreakpointExtension. Read-only. Reset: Fixed,1. 1=Indicates data breakpoint support for                                                                                               |  |
|                | Core::X86::Msr::DR0_ADDR_MASK, Core::X86::Msr::DR1_ADDR_MASK,                                                                                                                             |  |
|                | Core::X86::Msr::DR2_ADDR_MASK and Core::X86::Msr::DR3_ADDR_MASK.                                                                                                                          |  |
| 25             | Reserved.                                                                                                                                                                                 |  |
| 24             | <b>PerfCtrExtDF: data fabric performance counter extensions support</b> . Read-only. Reset: Fixed,1. 1=Indicates support for Core::X86::Msr::DF_PERF_CTL and Core::X86::Msr::DF_PERF_CTR. |  |

| 23    | <b>PerfCtrExtCore</b> : <b>core performance counter extensions support</b> . Read-only. Reset: Fixed,1. 1=Indicates |
|-------|---------------------------------------------------------------------------------------------------------------------|
|       | support for Core::X86::Msr::PERF_CTL0 - 5 and Core::X86::Msr::PERF_CTR. See See 2.1.17.4 [Core                      |
|       | Performance Monitor Counters] and 2.1.17 [Performance Monitor Counters].                                            |
| 22    | <b>TopologyExtensions: topology extensions support</b> . Read-only. Reset: Fixed,1. 1=Indicates support for         |
|       | Core::X86::Cpuid::CachePropEax0 and Core::X86::Cpuid::ExtApicId.                                                    |
| 21:18 | Reserved.                                                                                                           |
| 17    | TCE. Read-only. Reset: Fixed,1. Translation cache extension.                                                        |
| 16    | FMA4. Read-only. Reset: Fixed,0. Four-operand FMA instruction support.                                              |
| 15    | <b>LWP</b> . Read-only. Reset: Fixed,0. Lightweight profiling support.                                              |
| 14    | Reserved.                                                                                                           |
| 13    | <b>WDT</b> . Read-only. Reset: Fixed,1. Watchdog timer support.                                                     |
| 12    | <b>SKINIT</b> . Read-only. Reset: Fixed,1. SKINIT and STGI support.                                                 |
| 11    | <b>XOP</b> . Read-only. Reset: Fixed,0. Extended operation support.                                                 |
| 10    | IBS. Read-only. Reset: Fixed,1. Instruction Based Sampling.                                                         |
| 9     | <b>OSVW</b> . Read-only. Reset: Fixed,1. OS Visible Work-around support.                                            |
| 8     | ThreeDNowPrefetch. Read-only. Reset: Fixed,1. Prefetch and PrefetchW instructions.                                  |
| 7     | MisAlignSse. Read-only. Reset: Fixed,1. Misaligned SSE Mode.                                                        |
| 6     | <b>SSE4A</b> . Read-only. Reset: Fixed,1. EXTRQ, INSERTQ, MOVNTSS, and MOVNTSD instruction support.                 |
| 5     | <b>ABM</b> : advanced bit manipulation. Read-only. Reset: Fixed,1. LZCNT instruction support.                       |
| 4     | AltMovCr8. Read-only. Reset: Fixed,1. LOCK MOV CR0 means MOV CR8.                                                   |
| 3     | ExtApicSpace. Read-only. Reset: Fixed,1. Extended APIC register space.                                              |
| 2     | <b>SVM</b> : <b>Secure Virtual Mode feature</b> . Read-only. Reset: Fixed,1. Indicates support for: VMRUN, VMLOAD,  |
|       | VMSAVE, CLGI, VMMCALL, and INVLPGA.                                                                                 |
| 1     | <b>CmpLegacy</b> . Read-only. Reset: Fixed,(Core::X86::Cpuid::SizeId[NC] > 0). 0=Single core product                |
|       | (Core::X86::Cpuid::SizeId[NC] == 0). 1=Multi core product (Core::X86::Cpuid::SizeId[NC] !=0 ). Core multi-          |
|       | processing legacy mode.                                                                                             |
| 0     | <b>LahfSahf</b> . Read-only. Reset: Fixed,1. LAHF and SAHF instruction support in 64-bit mode.                      |

# CPUID\_Fn80000001\_EDX [Feature Identifiers] (Core::X86::Cpuid::FeatureExtIdEdx)

| CI CI.                                                                 | D_Filototototo_EDX [Feature Identifiers] (CoreXooCpmdFeatureExtruEdx)                   |  |
|------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--|
| Read-                                                                  | Read-only.                                                                              |  |
| These values can be over-written by Core::X86::Msr::CPUID_ExtFeatures. |                                                                                         |  |
| _ccd[7:0                                                               | ]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn80000001_EDX                                   |  |
| Bits                                                                   | Description                                                                             |  |
| 31                                                                     | ThreeDNow. Read-only. Reset: Fixed,0. 3DNow! instructions.                              |  |
| 30                                                                     | ThreeDNowExt. Read-only. Reset: Fixed,0. AMD extensions to 3DNow! instructions.         |  |
| 29                                                                     | LM. Read-only. Reset: Fixed,1. Long Mode.                                               |  |
| 28                                                                     | Reserved.                                                                               |  |
| 27                                                                     | RDTSCP. Read-only. Reset: Fixed,1. RDTSCP instruction.                                  |  |
| 26                                                                     | Page1GB. Read-only. Reset: Fixed,1. 1-GB large page support.                            |  |
| 25                                                                     | <b>FFXSR</b> . Read-only. Reset: Fixed,1. FXSAVE and FXRSTOR instruction optimizations. |  |
| 24                                                                     | <b>FXSR</b> . Read-only. Reset: Fixed,1. FXSAVE and FXRSTOR instructions.               |  |
| 23                                                                     | MMX. Read-only. Reset: Fixed,1. MMX instructions.                                       |  |
| 22                                                                     | MmxExt. Read-only. Reset: Fixed,1. AMD extensions to MMX instructions.                  |  |
| 21                                                                     | Reserved.                                                                               |  |
| 20                                                                     | NX. Read-only. Reset: Fixed,1. No-execute page protection.                              |  |
| 19:18                                                                  | Reserved.                                                                               |  |
| 17                                                                     | <b>PSE36</b> . Read-only. Reset: Fixed,1. Page-size extensions.                         |  |
| 16                                                                     | PAT. Read-only. Reset: Fixed,1. Page attribute table.                                   |  |
| 15                                                                     | CMOV. Read-only. Reset: Fixed,1. Conditional move instructions, CMOV, FCOMI, FCMOV.     |  |
| 14                                                                     | MCA. Read-only. Reset: Fixed,1. Machine check architecture, MCG_CAP.                    |  |

| 13 | <b>PGE</b> . Read-only. Reset: Fixed,1. Page global extension, CR4.PGE.                                     |
|----|-------------------------------------------------------------------------------------------------------------|
| 12 | MTRR. Read-only. Reset: Fixed,1. Memory-type range registers.                                               |
| 11 | SysCallSysRet. Read-only. Reset: Fixed,1. SYSCALL and SYSRET instructions.                                  |
| 10 | Reserved.                                                                                                   |
| 9  | APIC: advanced programmable interrupt controller (APIC) exists and is enabled. Read-only. Reset: X.         |
|    | Reset is Core::X86::Msr::APIC_BAR[ApicEn].                                                                  |
| 8  | CMPXCHG8B. Read-only. Reset: Fixed,1. CMPXCHG8B instruction.                                                |
| 7  | MCE. Read-only. Reset: Fixed,1. Machine Check Exception, CR4.MCE.                                           |
| 6  | PAE. Read-only. Reset: Fixed,1. Physical-address extensions (PAE).                                          |
| 5  | <b>MSR</b> . Read-only. Reset: Fixed,1. Model-specific registers (MSRs), with RDMSR and WRMSR instructions. |
| 4  | <b>TSC</b> . Read-only. Reset: Fixed,1. Time stamp counter, RDTSC/RDTSCP instructions, CR4.TSD.             |
| 3  | <b>PSE</b> . Read-only. Reset: Fixed,1. Page-size extensions (4 MB pages).                                  |
| 2  | <b>DE</b> . Read-only. Reset: Fixed,1. Debugging extensions, IO breakpoints, CR4.DE.                        |
| 1  | VME. Read-only. Reset: Fixed,1. Virtual-mode enhancements.                                                  |
| 0  | FPU. Read-only. Reset: Fixed,1. x87 floating-point unit on-chip.                                            |

# CPUID\_Fn80000002\_EAX [Processor Name String Identifier (Bytes [3:0])] (Core::X86::Cpuid::ProcNameStr0Eax)

| Read-    | only.                                                                                                       |  |
|----------|-------------------------------------------------------------------------------------------------------------|--|
| Is an a  | Is an alias of Core::X86::Msr::ProcNameString_n0.                                                           |  |
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn80000002_EAX                                                       |  |
| Bits     | Description                                                                                                 |  |
| 31:24    | <b>ProcNameByte3</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n0[CpuNameString3]. Processor name, |  |
|          | byte3.                                                                                                      |  |
| 23:16    | <b>ProcNameByte2</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n0[CpuNameString2]. Processor name, |  |
|          | byte2.                                                                                                      |  |
| 15:8     | <b>ProcNameByte1</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n0[CpuNameString1]. Processor name, |  |
|          | byte1.                                                                                                      |  |
| 7:0      | <b>ProcNameByte0</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n0[CpuNameString0]. Processor name, |  |
|          | byte0.                                                                                                      |  |

# CPUID\_Fn80000002\_EBX [Processor Name String Identifier (Bytes [7:4])] (Core::X86::Cpuid::ProcNameStr0Ebx)

| (        | Wildow operation value of valu |  |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Read-    | Read-only.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| Is an a  | Is an alias of Core::X86::Msr::ProcNameString_n0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn80000002_EBX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| Bits     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 31:24    | <b>ProcNameByte7</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n0[CpuNameString7]. Processor name,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|          | byte 7.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 23:16    | <b>ProcNameByte6</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n0[CpuNameString6]. Processor name,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|          | byte 6.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 15:8     | <b>ProcNameByte5</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n0[CpuNameString5]. Processor name,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|          | byte 5.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 7:0      | <b>ProcNameByte4</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n0[CpuNameString4]. Processor name,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|          | byte 4.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |

# CPUID\_Fn80000002\_ECX [Processor Name String Identifier (Bytes [11:8])] (Core::X86::Cpuid::ProcNameStr0Ecx)

| Read-only.                                                    |
|---------------------------------------------------------------|
| Is an alias of Core::X86::Msr::ProcNameString_n1.             |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn80000002_ECX |

| Bits  | Description                                                                                                  |
|-------|--------------------------------------------------------------------------------------------------------------|
| 31:24 | <b>ProcNameByte11</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n1[CpuNameString3]. Processor name, |
|       | byte 11.                                                                                                     |
| 23:16 | <b>ProcNameByte10</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n1[CpuNameString2]. Processor name, |
|       | byte 10.                                                                                                     |
| 15:8  | <b>ProcNameByte9</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n1[CpuNameString1]. Processor name,  |
|       | byte 9.                                                                                                      |
| 7:0   | <b>ProcNameByte8</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n1[CpuNameString0]. Processor name,  |
|       | byte 8.                                                                                                      |

# CPUID\_Fn80000002\_EDX [Processor Name String Identifier (Bytes [15:12])] (Core::X86::Cpuid::ProcNameStr0Edx)

| Read-    | Read-only.                                                                                                   |  |
|----------|--------------------------------------------------------------------------------------------------------------|--|
| Is an a  | Is an alias of Core::X86::Msr::ProcNameString_n1.                                                            |  |
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn80000002_EDX                                                        |  |
| Bits     | Description                                                                                                  |  |
| 31:24    | <b>ProcNameByte15</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n1[CpuNameString7]. Processor name, |  |
|          | byte 15.                                                                                                     |  |
| 23:16    | <b>ProcNameByte14</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n1[CpuNameString6]. Processor name, |  |
|          | byte 14.                                                                                                     |  |
| 15:8     | <b>ProcNameByte13</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n1[CpuNameString5]. Processor name, |  |
|          | byte 13.                                                                                                     |  |
| 7:0      | <b>ProcNameByte12</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n1[CpuNameString4]. Processor name, |  |
|          | byte 12.                                                                                                     |  |

# CPUID\_Fn80000003\_EAX [Processor Name String Identifier (Bytes [19:16])] (Core::X86::Cpuid::ProcNameStr1Eax)

| Read-o    | only.                                                                                                        |  |
|-----------|--------------------------------------------------------------------------------------------------------------|--|
| Is an a   | Is an alias of Core::X86::Msr::ProcNameString_n2.                                                            |  |
| _ccd[7:0] | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn80000003_EAX                                                |  |
| Bits      | Description                                                                                                  |  |
| 31:24     | <b>ProcNameByte19</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n2[CpuNameString3]. Processor name, |  |
|           | byte 19.                                                                                                     |  |
| 23:16     | <b>ProcNameByte18</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n2[CpuNameString2]. Processor name, |  |
|           | byte 18.                                                                                                     |  |
| 15:8      | <b>ProcNameByte17</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n2[CpuNameString1]. Processor name, |  |
|           | byte 17.                                                                                                     |  |
| 7:0       | <b>ProcNameByte16</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n2[CpuNameString0]. Processor name, |  |
|           | byte 16.                                                                                                     |  |

# CPUID\_Fn80000003\_EBX [Processor Name String Identifier (Bytes [23:20])]

| (Core:   | ::X86::Cpuid::ProcNameStr1Ebx)                                                                               |
|----------|--------------------------------------------------------------------------------------------------------------|
| Read-    | only.                                                                                                        |
| Is an a  | lias of Core::X86::Msr::ProcNameString_n2.                                                                   |
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn80000003_EBX                                                        |
| Bits     | Description                                                                                                  |
| 31:24    | <b>ProcNameByte23</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n2[CpuNameString7]. Processor name, |
|          | byte 23.                                                                                                     |
| 23:16    | <b>ProcNameByte22</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n2[CpuNameString6]. Processor name, |
|          | byte 22.                                                                                                     |
| 15:8     | <b>ProcNameByte21</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n2[CpuNameString5]. Processor name, |
|          | byte 21.                                                                                                     |

| 7:0 | <b>ProcNameByte20</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n2[CpuNameString4]. Processor name, |
|-----|--------------------------------------------------------------------------------------------------------------|
|     | byte 20.                                                                                                     |

# CPUID\_Fn80000003\_ECX [Processor Name String Identifier (Bytes [27:24])] (Core::X86::Cpuid::ProcNameStr1Ecx)

| `          | •                                                                                                            |
|------------|--------------------------------------------------------------------------------------------------------------|
| Read-only. |                                                                                                              |
| Is an a    | lias of Core::X86::Msr::ProcNameString_n3.                                                                   |
| _ccd[7:0   | ]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn80000003_ECX                                                        |
| Bits       | Description                                                                                                  |
| 31:24      | <b>ProcNameByte27</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n3[CpuNameString3]. Processor name, |
|            | byte 27.                                                                                                     |
| 23:16      | ProcNameByte26. Read-only. Reset: Core::X86::Msr::ProcNameString_n3[CpuNameString2]. Processor name,         |
|            | byte 26.                                                                                                     |
| 15:8       | <b>ProcNameByte25</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n3[CpuNameString1]. Processor name, |
|            | byte 25.                                                                                                     |
| 7:0        | ProcNameByte24. Read-only. Reset: Core::X86::Msr::ProcNameString_n3[CpuNameString0]. Processor name,         |
|            | byte 24.                                                                                                     |

# CPUID\_Fn80000003\_EDX [Processor Name String Identifier (Bytes [31:28])] (Core::X86::Cpuid::ProcNameStr1Edx)

| Read-o    | only.                                                                                                        |
|-----------|--------------------------------------------------------------------------------------------------------------|
| Is an a   | lias of Core::X86::Msr::ProcNameString_n3.                                                                   |
| _ccd[7:0] | ]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn80000003_EDX                                                        |
| Bits      | Description                                                                                                  |
| 31:24     | <b>ProcNameByte31</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n3[CpuNameString7]. Processor name, |
|           | byte 31.                                                                                                     |
| 23:16     | <b>ProcNameByte30</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n3[CpuNameString6]. Processor name, |
|           | byte 30.                                                                                                     |
| 15:8      | <b>ProcNameByte29</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n3[CpuNameString5]. Processor name, |
|           | byte 29.                                                                                                     |
| 7:0       | <b>ProcNameByte28</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n3[CpuNameString4]. Processor name, |
|           | byte 28.                                                                                                     |

# CPUID\_Fn80000004\_EAX [Processor Name String Identifier (Bytes [35:32])]

(Core::X86::Cpuid::ProcNameStr2Eax)

| Read-    | only.                                                                                                        |
|----------|--------------------------------------------------------------------------------------------------------------|
| Is an a  | lias of Core::X86::Msr::ProcNameString_n4.                                                                   |
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn80000004_EAX                                                        |
| Bits     | Description                                                                                                  |
| 31:24    | <b>ProcNameByte35</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n4[CpuNameString3]. Processor name, |
|          | byte 35.                                                                                                     |
| 23:16    | <b>ProcNameByte34</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n4[CpuNameString2]. Processor name, |
|          | byte 34.                                                                                                     |
| 15:8     | <b>ProcNameByte33</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n4[CpuNameString1]. Processor name, |
|          | byte 33.                                                                                                     |
| 7:0      | <b>ProcNameByte32</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n4[CpuNameString0]. Processor name, |
|          | byte 32.                                                                                                     |

# CPUID\_Fn80000004\_EBX [Processor Name String Identifier (Bytes [39:36])] (Core::X86::Cpuid::ProcNameStr2Ebx)

| Read-only.                                        |
|---------------------------------------------------|
| Is an alias of Core::X86::Msr::ProcNameString_n4. |

| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn80000004_EBX                                                        |
|----------|--------------------------------------------------------------------------------------------------------------|
| Bits     | Description                                                                                                  |
| 31:24    | <b>ProcNameByte39</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n4[CpuNameString7]. Processor name, |
|          | byte 39.                                                                                                     |
| 23:16    | <b>ProcNameByte38</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n4[CpuNameString6]. Processor name, |
|          | byte 38.                                                                                                     |
| 15:8     | <b>ProcNameByte37</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n4[CpuNameString5]. Processor name, |
|          | byte 37.                                                                                                     |
| 7:0      | <b>ProcNameByte36</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n4[CpuNameString4]. Processor name, |
|          | byte 36.                                                                                                     |

# CPUID\_Fn80000004\_ECX [Processor Name String Identifier (Bytes [43:40])] (Core::X86::Cpuid::ProcNameStr2Ecx)

| Read-o     | nly.                                                                                                         |
|------------|--------------------------------------------------------------------------------------------------------------|
| Is an al   | ias of Core::X86::Msr::ProcNameString_n5.                                                                    |
| _ccd[7:0]_ | _lthree0_core[7:0]_thread[1:0]; CPUID_Fn80000004_ECX                                                         |
| Bits 1     | Description                                                                                                  |
| 31:24      | <b>ProcNameByte43</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n5[CpuNameString3]. Processor name, |
|            | byte 43.                                                                                                     |
| 23:16      | <b>ProcNameByte42</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n5[CpuNameString2]. Processor name, |
|            | byte 42.                                                                                                     |
| 15:8       | ProcNameByte41. Read-only. Reset: Core::X86::Msr::ProcNameString_n5[CpuNameString1]. Processor name,         |
|            | byte 41.                                                                                                     |
| 7:0        | ProcNameByte40. Read-only. Reset: Core::X86::Msr::ProcNameString_n5[CpuNameString0]. Processor name,         |
| 1          | byte 40.                                                                                                     |

# CPUID\_Fn80000004\_EDX [Processor Name String Identifier (Bytes [47:44])] (Core::X86::Cpuid::ProcNameStr2Edx)

| _          | i                                                                                                            |
|------------|--------------------------------------------------------------------------------------------------------------|
| Read-only. |                                                                                                              |
| Is an a    | lias of Core::X86::Msr::ProcNameString_n5.                                                                   |
| _ccd[7:0   | ]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn80000004_EDX                                                        |
| Bits       | Description                                                                                                  |
| 31:24      | <b>ProcNameByte47</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n5[CpuNameString7]. Processor name, |
|            | byte 47.                                                                                                     |
| 23:16      | <b>ProcNameByte46</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n5[CpuNameString6]. Processor name, |
|            | byte 46.                                                                                                     |
| 15:8       | <b>ProcNameByte45</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n5[CpuNameString5]. Processor name, |
|            | byte 45.                                                                                                     |
| 7:0        | <b>ProcNameByte44</b> . Read-only. Reset: Core::X86::Msr::ProcNameString_n5[CpuNameString4]. Processor name, |
|            | byte 44.                                                                                                     |

| CPUID_Fn80000005_EAX [L1 TLB 2M/4M Identifiers] (Core::X86::Cpuid::L1Tlb2M4M)                                               |
|-----------------------------------------------------------------------------------------------------------------------------|
| Read-only.                                                                                                                  |
| This function provides the processor's first level cache and TLB characteristics for each core.                             |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn80000005_EAX                                                               |
| Bits Description                                                                                                            |
| 31:24 L1DTlb2and4MAssoc: data TLB associativity for 2-MB and 4-MB pages. Read-only. Reset: Fixed,FFh. See                   |
| Core::X86::Cpuid::L1DcId[L1DcAssoc].                                                                                        |
| 23:16 L1DTlb2and4MSize: data TLB number of entries for 2-MB and 4 MB-pages. Read-only. Reset: Fixed,64.                     |
| The value returned is for the number of entries available for the 2-MB page size; 4-MB pages require two 2-MB               |
| entries, so the number of entries available for the 4-MB page size is one-half the returned value.                          |
| 15:8 <b>L1ITlb2and4MAssoc</b> : <b>instruction TLB associativity for 2-MB and 4 MB-pages</b> . Read-only. Reset: Fixed,FFh. |

|     | See Core::X86::Cpuid::L1DcId[L1DcAssoc].                                                                       |
|-----|----------------------------------------------------------------------------------------------------------------|
| 7:0 | L1ITlb2and4MSize: instruction TLB number of entries for 2-MB and 4-MB pages. Read-only. Reset:                 |
|     | Fixed,64. The value returned is for the number of entries available for the 2-MB page size; 4-MB pages require |
|     | two 2-MB entries, so the number of entries available for the 4-MB page size is one-half the returned value.    |

# CPUID\_Fn80000005\_EBX [L1 TLB 4K Identifiers] (Core::X86::Cpuid::L1Tlb4K)

|            | · · · · · · · · · · · · · · · · · ·                                                                 |  |
|------------|-----------------------------------------------------------------------------------------------------|--|
| Read-only. |                                                                                                     |  |
| See Co     | ore::X86::Cpuid::L1Tlb2M4M.                                                                         |  |
| _ccd[7:0   | ]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn80000005_EBX                                               |  |
| Bits       | Description                                                                                         |  |
| 31:24      | L1DTlb4KAssoc. Read-only. Reset: Fixed,FFh. Data TLB associativity for 4-KB pages. See              |  |
|            | Core::X86::Cpuid::L1DcId[L1DcAssoc].                                                                |  |
| 23:16      | L1DTlb4KSize. Read-only. Reset: Fixed,64. Data TLB number of entries for 4-KB pages.                |  |
| 15:8       | L1ITlb4KAssoc. Read-only. Reset: Fixed,FFh. Instruction TLB associativity for 4-KB pages. See       |  |
|            | Core::X86::Cpuid::L1DcId[L1DcAssoc].                                                                |  |
| 7:0        | <b>L1ITlb4KSize</b> . Read-only. Reset: Fixed,64. Instruction TLB number of entries for 4-KB pages. |  |

# CPUID\_Fn80000005\_ECX [L1 Data Cache Identifiers] (Core::X86::Cpuid::L1DcId)

| Read-o     | Read-only.                                                              |  |  |
|------------|-------------------------------------------------------------------------|--|--|
| This fu    | This function provides first level cache characteristics for each core. |  |  |
| _ccd[7:0]_ | _lthree0_core[7:0]_thread[1:0];                                         |  |  |
| Bits 1     | Bits Description                                                        |  |  |
| 31:24      | L1DcSize. Read-only. Reset: Fixed,32. L1 data cache size in KB.         |  |  |
| 23:16      | L1DcAssoc. Read-only. Reset: Fixed,8. L1 data cache associativity.      |  |  |

| varia var                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | vuila vuilaes.        |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--|--|
| Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Description           |  |  |
| 00h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Reserved.             |  |  |
| 01h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1 way (direct mapped) |  |  |
| 02h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 2 way                 |  |  |
| 03h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 3 way                 |  |  |
| FEh-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | <value> way</value>   |  |  |
| 04h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                       |  |  |
| FFh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Fully associative.    |  |  |
| TABLE BOTH DE LED LED LOS TOURS TO THE STATE OF THE STATE |                       |  |  |

15:8 **L1DcLinesPerTag**. Read-only. Reset: Fixed,01h. L1 data cache lines per tag.

**L1DcLineSize**. Read-only. Reset: Fixed,64. L1 data cache line size in bytes.

# CPUID Fn80000005 FDX [L1 Instruction Cache Identifiers] (Core::X86::Cpuid::L1IcId)

| CF OID_F1000000005_EDX [E1 Instruction Cache Identifiers] (CoreX00CpuidE11c1d)    |  |  |
|-----------------------------------------------------------------------------------|--|--|
| Read-only.                                                                        |  |  |
| This function provides first level cache characteristics for each core.           |  |  |
| _ccd[7:0]_lthrea0_core[7:0]_thread[1:0]; CPUID_Fn80000005_EDX                     |  |  |
| Bits Description                                                                  |  |  |
| 31:24 <b>L1IcSize</b> . Read-only. Reset: Fixed,32. L1 instruction cache size KB. |  |  |
| 23:16 L1IcAssoc, Read-only, Reset: Fixed 8, L1 instruction cache associativity.   |  |  |

|  | Va | liď | Val | lues: |
|--|----|-----|-----|-------|
|--|----|-----|-----|-------|

ValidValues:

|                   | · · · · · · · · · · · · · · · · · · · |  |  |
|-------------------|---------------------------------------|--|--|
| Value Description |                                       |  |  |
| 00h               | Reserved.                             |  |  |
| 01h               | 1 way (direct mapped)                 |  |  |
| 02h               | 2 way                                 |  |  |
| 03h               | 3 way                                 |  |  |
| 04h               | 4 way                                 |  |  |
| FEh-              | <value> way</value>                   |  |  |

|      | 05h      |                                                                            |
|------|----------|----------------------------------------------------------------------------|
|      | FFh      | Fully associative.                                                         |
| 15:8 | L1IcLine | sPerTag. Read-only. Reset: Fixed,01h. L1 instruction cache lines per tag.  |
| 7:0  | L1IcLine | Size. Read-only. Reset: Fixed,64. L1 instruction cache line size in bytes. |

# CPUID\_Fn80000006\_EAX [L2 TLB 2M/4M Identifiers] (Core::X86::Cpuid::L2Tlb2M4M)

| Read-only | • |
|-----------|---|
|-----------|---|

This function provides the processor's second level cache and TLB characteristics for each core.

\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn80000006\_EAX

# Bits Description

- 31:28 **L2DTlb2and4MAssoc**: **L2 data TLB associativity for 2-MB and 4-MB pages**. Read-only. Reset: Xh.
- 27:16 **L2DTlb2and4MSize**: **L2 data TLB number of entries for 2-MB and 4-MB pages**. Read-only. Reset: Fixed,2048. The value returned is for the number of entries available for the 2-MB page size; 4-MB pages require two 2-MB entries, so the number of entries available for the 4-MB page size is one-half the returned value.
- 15:12 **L2ITIb2and4MAssoc: L2 instruction TLB associativity for 2-MB and 4-MB pages**. Read-only. Reset: Fixed,2.

# ValidValues:

| <u> </u>          |           |
|-------------------|-----------|
| Value Description |           |
| 1h-0h             | Reserved. |
| 2h                | 2 ways    |
| Fh-3h             | Reserved. |

11:0 **L2ITlb2and4MSize**: **L2** instruction TLB number of entries for 2-MB and 4-MB pages. Read-only. Reset: Fixed,512. The value returned is for the number of entries available for the 2-MB page size; 4-MB pages require two 2-MB entries, so the number of entries available for the 4-MB page size is one-half the returned value.

# CPUID\_Fn80000006\_EBX [L2 TLB 4K Identifiers] (Core::X86::Cpuid::L2Tlb4K)

### Read-only.

This function provides the processor's second level cache and TLB characteristics for each core.

\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn80000006\_EBX

# Bits Description

31:28 **L2DTlb4KAssoc**. Read-only. Reset: 6h. L2 data TLB associativity for 4-KB pages.

### ValidValues:

| Value Description |           |
|-------------------|-----------|
| 5h-0h             | Reserved. |
| 6h                | 8 ways    |
| Fh-7h             | Reserved. |

- 27:16 **L2DTlb4KSize**. Read-only, Reset: Fixed, 2048. L2 data TLB number of entries for 4-KB pages.
- 15:12 **L2ITIb4KAssoc**. Read-only. Reset: Fixed,4. L2 instruction TLB associativity for 4-KB pages.

# ValidValues:

| THE THE POPULATION OF THE POPU |             |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Description |  |
| 3h-0h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Reserved.   |  |
| 4h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 4 ways      |  |
| Fh-5h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Reserved.   |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |             |  |

11:0 **L2ITlb4KSize**. Read-only. Reset: Fixed,512. L2 instruction TLB number of entries for 4-KB pages.

# CPUID\_Fn80000006\_ECX [L2 Cache Identifiers] (Core::X86::Cpuid::L2CacheId)

# Read-only.

This function provides second level cache characteristics for each core.

\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn80000006\_ECX

# Bits Description

| 31:16 | <b>L2Size</b> . Read-only. Reset: Fixed,0200h. L2 cache size in KB. |                                                              |  |
|-------|---------------------------------------------------------------------|--------------------------------------------------------------|--|
|       | ValidValues:                                                        |                                                              |  |
|       | Value                                                               | Description                                                  |  |
|       | 00FFh-                                                              | Reserved.                                                    |  |
|       | 0000h                                                               |                                                              |  |
|       |                                                                     | 256-KB                                                       |  |
|       | 01FFh-                                                              | Reserved.                                                    |  |
|       | 0101h                                                               |                                                              |  |
|       | 0200h                                                               | 512-KB                                                       |  |
|       | 03FFh-                                                              | Reserved.                                                    |  |
|       | 0201h                                                               | 4 MD                                                         |  |
|       | 0400h                                                               | 1-MB                                                         |  |
|       | 07FFh-<br>0401h                                                     | Reserved.                                                    |  |
|       | 0800h                                                               | 2-MB                                                         |  |
|       | FFFFh-                                                              | Reserved.                                                    |  |
|       | 0801h                                                               | Reserved.                                                    |  |
| 15:12 | L2Assoc.                                                            | Read-only. Reset: Fixed,6. L2 cache associativity.           |  |
|       | ValidValu                                                           | ies:                                                         |  |
|       | Value                                                               | Description                                                  |  |
|       | 0h                                                                  | Disabled.                                                    |  |
|       | 1h                                                                  | 1 way (direct mapped)                                        |  |
|       | 2h                                                                  | 2 ways                                                       |  |
|       | 3h                                                                  | Reserved.                                                    |  |
|       | 4h                                                                  | 4 ways                                                       |  |
|       | 5h                                                                  | Reserved.                                                    |  |
|       | 6h                                                                  | 8 ways                                                       |  |
|       | 7h                                                                  | Reserved.                                                    |  |
|       | 8h                                                                  | 16 ways                                                      |  |
|       | 9h                                                                  | Reserved.                                                    |  |
|       | Ah                                                                  | 32 ways                                                      |  |
|       | Bh                                                                  | 48 ways                                                      |  |
|       | Ch                                                                  | 64 ways                                                      |  |
|       | Dh                                                                  | 96 ways                                                      |  |
|       | Eh                                                                  | 128 ways                                                     |  |
|       | Fh                                                                  | Fully associative.                                           |  |
|       |                                                                     | PerTag. Read-only. Reset: Fixed,1h. L2 cache lines per tag.  |  |
| 7:0   | L2LineSi                                                            | ze. Read-only. Reset: Fixed,64. L2 cache line size in bytes. |  |

# CPUID Fn80000006 EDX [L3 Cache Identifiers] (Core::X86::Cpuid::L3CacheId)

| CPUII     | CFOID_Filo0000000_EDX [E3 Cache Identifiers] (CorexooCpuidE3Cacherd)               |                                                                              |  |  |  |
|-----------|------------------------------------------------------------------------------------|------------------------------------------------------------------------------|--|--|--|
| Read-o    | ead-only.                                                                          |                                                                              |  |  |  |
| This fu   | nction pro                                                                         | ovides third level cache characteristics shared by all cores of a processor. |  |  |  |
| _ccd[7:0] | _lthree0_core                                                                      | [7:0]_thread[1:0]; CPUID_Fn80000006_EDX                                      |  |  |  |
| Bits      | Description                                                                        |                                                                              |  |  |  |
| 31:18     | L3Size: L3 cache size. Read-only. Reset: XXXXh. The L3 cache size in 512 KB units. |                                                                              |  |  |  |
|           | ValidValues:                                                                       |                                                                              |  |  |  |
|           | Value Description                                                                  |                                                                              |  |  |  |
|           | 0000h                                                                              | Disabled.                                                                    |  |  |  |
|           | 3FFFh-                                                                             | ( <value> *0.5) MB</value>                                                   |  |  |  |

|       | 0001h      |                                                                                                     |
|-------|------------|-----------------------------------------------------------------------------------------------------|
| 17:16 | Reserved.  |                                                                                                     |
| 15:12 | L3Assoc.   | Read-only. Reset: Fixed,9h. There are insufficient available encodings to represent all possible L3 |
|       | associativ | rities. Please refer to Core::X86::Cpuid::CachePropEbx3[CacheNumWays].                              |
|       | ValidValu  | ues:                                                                                                |
|       | Value      | Description                                                                                         |
|       | 8h-0h      | Reserved.                                                                                           |
|       | 9h         | Invalid, not reported here.                                                                         |
|       | Fh-Ah      | Reserved.                                                                                           |
| 11:8  | L3LinesI   | PerTag. Read-only. Reset: Fixed,1h. L3 cache lines per tag.                                         |
| 7:0   | L3LineSi   | ize. Read-only. Reset: Fixed,64. L3 cache line size in bytes.                                       |

# CPUID\_Fn80000007\_EAX [Reserved] (Core::X86::Cpuid::ProcFeedbackCap)

|                                                               | 1           |  |
|---------------------------------------------------------------|-------------|--|
| Read-only. Reset: Fixed,0000_0000h.                           |             |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn80000007_EAX |             |  |
| Bits                                                          | Description |  |
| 31:0                                                          | Reserved.   |  |

# CPUID\_Fn80000007\_EBX [RAS Capabilities] (Core::X86::Cpuid::RasCap)

| CPUI       | CPUID_Fn80000007_EBX [RAS Capadilities] (Core::X86::Cpuid::RasCap)                                                 |  |
|------------|--------------------------------------------------------------------------------------------------------------------|--|
| Read-only. |                                                                                                                    |  |
| _ccd[7:0   | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn80000007_EBX                                                      |  |
| Bits       | Description                                                                                                        |  |
| 31:4       | Reserved.                                                                                                          |  |
| 3          | <b>ScalableMca</b> . Read-only. Reset: Fixed,1. 0=Scalable MCA is not supported. 1=Scalable MCA is supported. See  |  |
|            | 3.1.1.2 [Machine Check Architecture Extensions] and MCA_CONFIG[McaX] for the respective bank.                      |  |
| 2          | <b>HWA</b> . Read-only. Reset: Fixed,0. Hardware assert supported.                                                 |  |
| 1          | SUCCOR: Software uncorrectable error containment and recovery capability. Read-only. Reset: X. The                 |  |
|            | processor supports software containment of uncorrectable errors through context synchronizing data poisoning       |  |
|            | and deferred error interrupts; MSR Core::X86::Msr::McaIntrCfg, MCA_STATUS[Deferred] and                            |  |
|            | MCA_STATUS[Poison] exist.                                                                                          |  |
| 0          | <b>McaOverflowRecov</b> : <b>MCA overflow recovery support</b> . Read-only. Reset: Fixed,1. 0= <u>MCA</u> overflow |  |
|            | conditions require software to shutdown the system. 1=MCA overflow conditions (MCi_STATUS[Overflow] ==             |  |
|            | 1) are not fatal; software may safely ignore such conditions. See 3.1 [Machine Check Architecture].                |  |

# CPUID\_Fn80000007\_ECX [Advanced Power Management Information] (Core::X86::Cpuid::ApmInfoEcx)

| or order incommunity (coremination) |                                                                                                                  |  |
|-------------------------------------|------------------------------------------------------------------------------------------------------------------|--|
| Read-only. Reset: Fixed,0000_0000h. |                                                                                                                  |  |
| _ccd[7:0                            | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn80000007_ECX                                                    |  |
| Bits                                | Description                                                                                                      |  |
| 31:0                                | <b>CpuPwrSampleTimeRatio</b> . Read-only. Reset: Fixed,0000_0000h. Specifies the ratio of the compute unit power |  |
|                                     | accumulator sample period to the TSC counter period.                                                             |  |

# CPUID\_Fn80000007\_EDX [Advanced Power Management Information] (Core::X86::Cpuid::ApmInfoEdx)

| Read-                                                                 | Read-only.                                                                                                              |  |
|-----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--|
| This function provides advanced power management feature identifiers. |                                                                                                                         |  |
| _ccd[7:0                                                              | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn80000007_EDX                                                           |  |
| Bits                                                                  | Description                                                                                                             |  |
| 31:15                                                                 | Reserved.                                                                                                               |  |
| 14                                                                    | RAPL. Read-only. Reset: Fixed,1. Running average power limit.                                                           |  |
| 13                                                                    | ConnectedStandby. Read-only. Reset: Fixed,1. Connected Standby.                                                         |  |
| 12                                                                    | <b>ProcPowerReporting</b> . Read-only. Reset: Fixed,0. Core power reporting interface supported.                        |  |
| 11                                                                    | <b>ProcFeedbackInterface</b> : <b>processor feedback interface</b> . Read-only. Reset: Fixed,0. 1=Indicates support for |  |

|     | processor feedback interface; Core::X86::Cpuid::ProcFeedbackCap.                                                       |
|-----|------------------------------------------------------------------------------------------------------------------------|
| 10  | <b>EffFreqRO</b> : <b>read-only effective frequency interface</b> . Read-only. Reset: Fixed,1. Indicates presence of   |
|     | Core::X86::Msr::MPerfReadOnly and Core::X86::Msr::APerfReadOnly.                                                       |
| 9   | <b>CPB</b> : <b>core performance boost</b> . Read-only. Reset: X. 1=Indicates presence of Core::X86::Msr::HWCR[CpbDis] |
|     | and support for core performance boost.                                                                                |
| 8   | <b>TscInvariant</b> : <b>TSC invariant</b> . Read-only. Reset: Fixed,1. The TSC rate is invariant.                     |
| 7   | <b>HwPstate</b> : hardware P-state control. Read-only. Reset: Fixed,1. Core::X86::Msr::PStateCurLim,                   |
|     | Core::X86::Msr::PStateCtl and Core::X86::Msr::PStateStat exist.                                                        |
| 6   | OneHundredMHzSteps. Read-only. Reset: Fixed,0. 100 MHz multiplier Control.                                             |
| 5   | Reserved.                                                                                                              |
| 4   | TM. Read-only. Reset: Fixed,1. Hardware thermal control (HTC).                                                         |
| 3   | TTP. Read-only. Reset: Fixed,1. THERMTRIP.                                                                             |
| 2:1 | Reserved.                                                                                                              |
| 0   | TS. Read-only. Reset: Fixed,1. Temperature sensor.                                                                     |

# CPUID\_Fn80000008\_EAX [Long Mode Address Size Identifiers] (Core::X86::Cpuid::LongModeInfo)

| Read-only. Reset: Fixed,0000_3030h.                                                                             |
|-----------------------------------------------------------------------------------------------------------------|
| This provides information about the maximum physical and linear address width supported by the processor.       |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn80000008_EAX                                                   |
| Bits Description                                                                                                |
| 31:24 Reserved.                                                                                                 |
| 23:16 <b>GuestPhysAddrSize</b> . Read-only. Reset: Fixed,00h. Maximum guest physical byte address size in bits. |
| ValidValues:                                                                                                    |
| Value Description                                                                                               |
| 00h The maximum guest physical address size defined by PhysAddrSize.                                            |
| FFh- The maximum guest physical address size defined by GuestPhysAddrSize.                                      |
| 01h                                                                                                             |
| 15:8 <b>LinAddrSize</b> . Read-only. Reset: Fixed,30h. Maximum linear byte address size in bits.                |
| 7:0 <b>PhysAddrSize</b> . Read-only. Reset: Fixed,30h. Maximum physical byte address size in bits.              |

# CPUID\_Fn80000008\_EBX [Extended Feature Extensions ID EBX] (Core::X86::Cpuid::FeatureExtIdEbx)

| Read-    | Read-only.                                                                                                               |  |
|----------|--------------------------------------------------------------------------------------------------------------------------|--|
| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn80000008_EBX                                                            |  |
| Bits     | Description                                                                                                              |  |
| 31       | <b>BranchSample</b> . Read-only. Reset: Fixed,1. 1=Branch sampling feature supported. See                                |  |
|          | Core::X86::Msr::SAMP_BR_FROM, Core::X86::Msr::SAMP_BR_TO and Core::X86::Msr::DbgExtnCfg.                                 |  |
| 30:29    | Reserved.                                                                                                                |  |
| 28       | <b>PSFD</b> . Read-only. Reset: Fixed,1. Predictive Store Forward Disable. See Core::X86::Msr::SPEC_CTRL[PSFD].          |  |
| 27       | CPPC. Read-only. Reset: 0. Collaborative Processor Performance Control.                                                  |  |
| 26:25    | Reserved.                                                                                                                |  |
| 24       | SSBD: Speculative Store Bypass Disable. Read-only. Reset: Fixed,1.                                                       |  |
| 23       | <b>PPIN</b> : <b>PPIN</b> support. Read-only. Reset: X. 0=PPIN capability is not supported; Core::X86::Msr::PPIN_CTL and |  |
|          | Core::X86::Msr::PPIN are treated as RAZ. 1=Indicates that Protected Processor Inventory Number (PPIN)                    |  |
|          | capability can be enabled for privileged system inventory agent to read PPIN from Core::X86::Msr::PPIN.                  |  |
|          | Protected Processor Inventory Number support.                                                                            |  |
| 22       | Reserved.                                                                                                                |  |
| 21       | <b>TlbFlushNested</b> . Read-only. Reset: 1. Flushing includes all nested translations for guest. Allows setting RAX[5]  |  |
|          | for INVLPGB.                                                                                                             |  |
| 20       | <b>EferLmsleUnsupported</b> . Read-only. Reset: Fixed,1. 1=Core::X86::Msr::EFER[LMSLE] is not supported, and             |  |
|          | MBZ.                                                                                                                     |  |

| 19    | IbrsProvidesSameModeProtection. Read-only. Reset: 1. IBRS provides Same Mode Protection.                                  |
|-------|---------------------------------------------------------------------------------------------------------------------------|
| 18    | <b>IbrsPreferred</b> . Read-only. Reset: 1. 1=IBRS is preferred over software solution.                                   |
| 17    | StibpAlwaysOn. Read-only. Reset: 1. Single Thread Indirect Branch Prediction Mode has Enhanced                            |
|       | Performance and May be left Always On.                                                                                    |
| 16    | Reserved.                                                                                                                 |
| 15    | STIBP. Read-only. Reset: 1. Single Thread Indirect Branch Prediction.                                                     |
| 14    | IBRS. Read-only. Reset: 1. Indirect Branch Restricted Speculation.                                                        |
| 13    | INT_WBINVD. Read-only. Reset: 1. Interruptible WBINVD, WBNOINVD.                                                          |
| 12    | IBPB. Read-only. Reset: 1. Indirect Branch Prediction Barrier.                                                            |
| 11:10 | Reserved.                                                                                                                 |
| 9     | <b>WBNOINVD</b> . Read-only. Reset: 1. WBNOINVD writes all modified cache lines in the internal caches of the             |
|       | processor back to memory leaving the line valid (clean) in the internal caches.                                           |
| 8     | MCOMMIT: memory commit. Read-only. Reset: 1. Memory commit instruction support. See                                       |
|       | Core::X86::Msr::EFER[MCOMMIT].                                                                                            |
| 7     | Reserved.                                                                                                                 |
| 6     | MBE. Read-only. Reset: Fixed,1. Memory Bandwidth Enforcement.                                                             |
| 5     | Reserved.                                                                                                                 |
| 4     | RDPRU: read processor register at user level. Read-only. Reset: Fixed,1. RDPRU instruction allows reading                 |
|       | MPERF and APERF at user level.                                                                                            |
| 3     | <b>INVLPGB</b> . Read-only. Reset: Fixed,1. INVLPGB instruction broadcasts a TLB invalidate to all threads in the system. |
| 2     | RstrFpErrPtrs. Read-only. Reset: Fixed,1. 1=FXSAVE, XSAVE, FXSAVEOPT, XSAVEC, XSAVES always                               |
|       | save error pointers and FXRSTOR, XRSTOR, XRSTORS always restore error pointers is supported.                              |
| 1     | InstRetCntMsr: instructions retired count support. Read-only. Reset: Fixed,1.                                             |
|       | 1=Core::X86::Msr::IRPerfCount supported.                                                                                  |
| 0     | <b>CLZERO: Clear Zero Instruction</b> . Read-only. Reset: Fixed,1. CLZERO instruction zero's out the 64-byte cache        |
|       | line specified in RAX. Note: CLZERO instruction operations are cache-line aligned and RAX[5:0] is ignored.                |
|       | 1 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                                                                                   |

### CPUID Fn80000008 ECX [Size Identifiers] (Core::X86::Cpuid::SizeId)

| 01 01    | of one_i movovoo_lone factorities (coremitor opinamenta)                                                                      |  |
|----------|-------------------------------------------------------------------------------------------------------------------------------|--|
| Read-    | Read-only.                                                                                                                    |  |
| This p   | rovides information about the number of threads supported by the processor.                                                   |  |
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn80000008_ECX                                                                         |  |
| Bits     | Description                                                                                                                   |  |
| 31:18    | Reserved.                                                                                                                     |  |
| 17:16    | PerfTscSize: performance time-stamp counter size. Read-only. Reset: Fixed,0h.                                                 |  |
| 15:12    | <b>ApicIdSize</b> : <b>APIC ID size</b> . Read-only. Reset: Xh. The number of bits in the initial                             |  |
|          | Core::X86::Apic::ApicId[ApicId] value that indicate thread ID within a package.                                               |  |
| 11:8     | Reserved.                                                                                                                     |  |
| 7:0      | <b>NC</b> : <b>number of threads - 1</b> . Read-only. Reset: XXh. The number of threads in the package is NC + 1 (e.g., if NC |  |
|          | == 0, then there is one thread).                                                                                              |  |

# CPUID\_Fn80000008\_EDX [Feature Extended Size Edx] (Core::X86::Cpuid::FeatureExtSizeEdx)

| Read-                                                         | Read-only. Reset: Fixed,0001_0007h.                                                    |  |
|---------------------------------------------------------------|----------------------------------------------------------------------------------------|--|
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn80000008_EDX |                                                                                        |  |
| Bits                                                          | Description                                                                            |  |
| 31:24                                                         | Reserved.                                                                              |  |
| 23:16                                                         | RdpruMax. Read-only. Reset: Fixed,01h. RDPRU Instruction max input supported.          |  |
| 15:0                                                          | InvlpgbCountMax. Read-only. Reset: Fixed,0007h. Maximum count for INVLPGB instruction. |  |

# CPUID\_Fn8000000A\_EAX [SVM Revision and Feature Identification] (Core::X86::Cpuid::SvmRevFeatIdEax)

Read-only. Reset: Fixed,0000\_0001h. Enable: Core::X86::Cpuid::FeatureExtIdEcx[SVM].

| _ccd[7:0]_lthrea0_core[7:0]_thread[1:0]; CPUID_Fn8000000A_EAX |                                                    |
|---------------------------------------------------------------|----------------------------------------------------|
| Bits                                                          | Description                                        |
| 31:8                                                          | Reserved.                                          |
| 7:0                                                           | SvmRev. Read-only. Reset: Fixed,01h. SVM revision. |

# CPUID\_Fn8000000A\_EBX [SVM Revision and Feature Identification] (Core::X86::Cpuid::SvmRevFeatIdEbx)

Read-only, Volatile. Reset: 0000\_8000h. Enable: Core::X86::Cpuid::FeatureExtIdEcx[SVM].

This provides SVM revision and feature information.

\_ccd[7:0]\_lthrea0\_core[7:0]\_thread[1:0]; CPUID\_Fn8000000A\_EBX

Bits Description

4

3

1

0

Core::X86::Msr::TscRateMsr.

**NRIPS**. Read-only. Reset: Fixed,1. NRIP Save. **SVML**. Read-only. Reset: Fixed,1. SVM lock.

**NP**. Read-only. Reset: Fixed,1. Nested Paging.

LbrVirt. Read-only. Reset: Fixed,1. LBR virtualization.

31:0 NASID: number of address space identifiers (ASID). Read-only, Volatile. Reset: 0000\_8000h.

CPUID\_Fn8000000A\_EDX [SVM Revision and Feature Identification] (Core::X86::Cpuid::SvmRevFeatIdEdx) Read-only. Reset: Fixed,009B 94FFh. Enable: Core::X86::Cpuid::FeatureExtIdEcx[SVM]. This provides SVM feature information. \_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn8000000A\_EDX Bits Description 31:24 Reserved. **HOST\_MCE\_OVERRIDE**. Read-only. Reset: Fixed,1. 1=If hCR4:MCE == 1 and gCR4:MCE == 0, machine check exceptions (#MC) in guest do not cause shutdown and are always intercepted. Reserved. 22:21 20 GuestSpecCtrl. Read-only. Reset: Fixed,1. 1=Indicates support for Guest SPEC\_CTRL. **SupervisorShadowStack**. Read-only. Reset: Fixed,1. Supervisor Shadow Stack. 19 Reserved. 18 17 **GMET**. Read-only. Reset: Fixed,1. Guest Mode Execute Trap. 16 vGIF. Read-only. Reset: Fixed,1. Virtualized GIF. V\_VMSAVE\_VMLOAD. Read-only. Reset: Fixed,1. Virtualized VMLOAD and VMSAVE. 15 Reserved. 14 13 AVIC: AMD virtual interrupt controller. Read-only. Reset: Fixed,0. 1=Support indicated for SVM mode virtualized interrupt controller; Indicates support for Core::X86::Msr::AvicDoorbell. 12 PauseFilterThreshold. Read-only. Reset: Fixed,1. PAUSE filter threshold. 11 Reserved. PauseFilter. Read-only. Reset: Fixed,1. Pause intercept filter. 10 Reserved. 9:8 7 **DecodeAssists**. Read-only. Reset: Fixed,1. Decode assists. FlushByAsid. Read-only. Reset: Fixed,1. Flush by ASID. 6 5 VmcbClean. Read-only. Reset: Fixed,1. VMCB clean bits.

# CPUID Fn80000019 EAX [L1 TLB 1G Identifiers] (Core::X86::Cnuid::L1Tlb1G)

| CI OID_PHOODOOO15_EAX [E1 1ED 1G Identifiers] (CoreXooCpuidE11101G)                            |  |
|------------------------------------------------------------------------------------------------|--|
| Read-only.                                                                                     |  |
| This function provides first level TLB characteristics for 1-GB pages.                         |  |
| _ccd[7:0]_lthrea0_core[7:0]_thread[1:0]; CPUID_Fn80000019_EAX                                  |  |
| Bits Description                                                                               |  |
| 31:28 L1DTlb1GAssoc: L1 data TLB associativity for 1-GB pages. Read-only. Reset: Fixed,Fh. See |  |
| Core::X86::Cpuid::L2CacheId[L2Assoc].                                                          |  |

TscRateMsr: MSR based TSC rate control. Read-only. Reset: Fixed,1. 1=Indicates support for TSC ratio

| 27:16 | <b>L1DTlb1GSize</b> . Read-only. Reset: Fixed,64. L1 data TLB number of entries for 1-GB pages.         |
|-------|---------------------------------------------------------------------------------------------------------|
| 15:12 | <b>L1ITlb1GAssoc</b> . Read-only. Reset: Fixed,Fh. L1 instruction TLB associativity for 1-GB pages. See |
|       | Core::X86::Cpuid::L2CacheId[L2Assoc].                                                                   |
| 11:0  | <b>L1ITlb1GSize</b> . Read-only. Reset: Fixed,64. L1 instruction TLB number of entries for 1-GB pages.  |

# CPUID\_Fn80000019\_EBX [L2 TLB 1G Identifiers] (Core::X86::Cpuid::L2Tlb1G)

| Read-only. Reset: Fixed,F040_0000h. |                                                                                                          |
|-------------------------------------|----------------------------------------------------------------------------------------------------------|
| _ccd[7:0                            | ]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn80000019_EBX                                                    |
| Bits                                | Description                                                                                              |
| 31:28                               | <b>L2DTlb1GAssoc</b> . Read-only. Reset: Fixed,Fh. L2 data TLB associativity for 1-GB pages.             |
| 27:16                               | <b>L2DTlb1GSize</b> . Read-only. Reset: Fixed,040h. L2 data TLB number of entries for 1-GB pages.        |
| 15:12                               | <b>L2ITlb1GAssoc</b> . Read-only. Reset: Fixed,0h. L2 instruction TLB associativity for 1-GB pages.      |
| 11:0                                | <b>L2ITlb1GSize</b> . Read-only. Reset: Fixed,000h. L2 instruction TLB number of entries for 1-GB pages. |

# CPUID\_Fn8000001A\_EAX [Performance Optimization Identifiers] (Core::X86::Cpuid::PerfOptId)

|          | - · · · · · · · · · · · · · · ·                                                                                         |  |  |
|----------|-------------------------------------------------------------------------------------------------------------------------|--|--|
| Read-    | Read-only. Reset: Fixed,0000_0006h.                                                                                     |  |  |
| This fo  | This function returns performance related information.                                                                  |  |  |
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn8000001A_EAX                                                                   |  |  |
| Bits     | Description                                                                                                             |  |  |
| 31:3     | Reserved.                                                                                                               |  |  |
| 2        | <b>FP256</b> . Read-only. Reset: Fixed,1. 256-bit AVX instructions are executed with full-width internal operations and |  |  |
|          | pipelines rather than decomposing them into internal 128-bit suboperations.                                             |  |  |
| 1        | MOVU. Read-only. Reset: Fixed,1. MOVU SSE instructions are more efficient and should be preferred to SSE                |  |  |
|          | MOVL/MOVH. MOVUPS is more efficient than MOVLPS/MOVHPS. MOVUPD is more efficient than                                   |  |  |
|          | MOVLPD/MOVHPD.                                                                                                          |  |  |
| 0        | <b>FP128</b> . Read-only. Reset: Fixed,0. 128-bit SSE (multimedia) instructions are executed with full-width internal   |  |  |
|          | operations and pipelines rather than decomposing them into internal 64-bit suboperations.                               |  |  |

# CPUID Fn8000001B EAX [Instruction Based Sampling Identifiers] (Core::X86::Cpuid::IbsIdEax)

| CPUL                                           | CPOID_F1100000001B_EAX [Instruction Based Sampling Identifiers] (Core.: Abo.: Cpuid::10sIdEax)                              |  |  |
|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--|--|
| Read-only.                                     |                                                                                                                             |  |  |
| This function returns IBS feature information. |                                                                                                                             |  |  |
| _ccd[7:0                                       | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn8000001B_EAX                                                               |  |  |
| Bits                                           | Description                                                                                                                 |  |  |
| 31:11                                          | Reserved.                                                                                                                   |  |  |
| 10                                             | IbsOpData4. Read-only. Reset: Fixed,0. IBS op data 4 MSR supported.                                                         |  |  |
| 9                                              | <b>IbsFetchCtlExtd</b> : <b>IBS fetch control extended MSR supported</b> . Read-only. Reset: Fixed,1. Indicates support for |  |  |
|                                                | Core::X86::Msr::IC_IBS_EXTD_CTL.                                                                                            |  |  |
| 8                                              | <b>OpBrnFuse</b> : <b>fused branch op indication supported</b> . Read-only. Reset: Fixed,1. Indicates support for           |  |  |
|                                                | Core::X86::Msr::IBS_OP_DATA[IbsOpBrnFuse].                                                                                  |  |  |
| 7                                              | RipInvalidChk: invalid RIP indication supported. Read-only. Reset: Fixed,1. Indicates support for                           |  |  |
|                                                | Core::X86::Msr::IBS_OP_DATA[IbsRipInvalid].                                                                                 |  |  |
| 6                                              | OpCntExt: IbsOpCurCnt and IbsOpMaxCnt extend by 7 bits. Read-only. Reset: Fixed,1. Indicates support                        |  |  |
|                                                | for Core::X86::Msr::IBS_OP_CTL[IbsOpCurCnt[26:20],IbsOpMaxCnt[26:20]].                                                      |  |  |
| 5                                              | <b>BrnTrgt</b> . Read-only. Reset: Fixed,1. Branch target address reporting supported.                                      |  |  |
| 4                                              | <b>OpCnt</b> . Read-only. Reset: Fixed,1. Op counting mode supported.                                                       |  |  |
| 3                                              | RdWrOpCnt. Read-only. Reset: Fixed,1. Read/Write of op counter supported.                                                   |  |  |
| 2                                              | <b>OpSam</b> . Read-only. Reset: Fixed,1. IBS execution sampling supported.                                                 |  |  |
| 1                                              | FetchSam. Read-only. Reset: X. IBS fetch sampling supported.                                                                |  |  |
| 0                                              | IBSFFV. Read-only. Reset: Fixed,1. IBS feature flags valid.                                                                 |  |  |

# CPUID\_Fn8000001D\_EAX\_x00 [Cache Properties (DC)] (Core::X86::Cpuid::CachePropEax0)

| F.,                                                            | . CV             |                                                                                                                           |
|----------------------------------------------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------|
| Enable: Core::X86::Cpuid::FeatureExtIdEcx[TopologyExtensions]. |                  |                                                                                                                           |
|                                                                |                  | d::CachePropEax0 reports topology information for the DC.                                                                 |
|                                                                |                  | [7:0]_thread[1:0]; CPUID_Fn8000001D_EAX_x00                                                                               |
|                                                                | Descripti        |                                                                                                                           |
|                                                                | Reserved.        |                                                                                                                           |
| 25:14                                                          |                  | ringCache: number of logical processors sharing cache. Read-only. Reset: XXXh. The number of                              |
|                                                                |                  | ocessors sharing this cache is NumSharingCache + 1.                                                                       |
| 13:10                                                          | Reserved.        |                                                                                                                           |
| 9                                                              | <b>FullyAsso</b> | ociative: fully associative cache. Read-only. Reset: Fixed,0. 1=Cache is fully associative.                               |
| 8                                                              | SelfInitia       | <b>lization</b> : <b>cache is self-initializing</b> . Read-only. Reset: Fixed,1. 1=Cache is self initializing; cache does |
|                                                                | not need s       | software initialization.                                                                                                  |
| 7:5                                                            | CacheLe          | vel: cache level. Read-only. Reset: Fixed,1h. Identifies the cache level.                                                 |
|                                                                | ValidValu        | ies:                                                                                                                      |
|                                                                | Value            | Description                                                                                                               |
|                                                                | 0h               | Reserved.                                                                                                                 |
|                                                                | 1h               | Level 1                                                                                                                   |
|                                                                | 2h               | Level 2                                                                                                                   |
|                                                                | 3h               | Level 3                                                                                                                   |
|                                                                | 7h-4h            | Reserved.                                                                                                                 |
| 4:0                                                            |                  | pe: cache type. Read-only. Reset: Fixed,01h. Identifies the type of cache.                                                |
|                                                                | ValidValu        | les:                                                                                                                      |
|                                                                | Value            | Description                                                                                                               |
|                                                                | 00h              | Null; no more caches.                                                                                                     |
|                                                                | 01h              | Data cache.                                                                                                               |
|                                                                | 02h              | Instruction cache.                                                                                                        |
|                                                                | 03h              | Unified cache.                                                                                                            |
|                                                                | 1Fh-04h          | Reserved.                                                                                                                 |
|                                                                |                  |                                                                                                                           |

# CPUID\_Fn8000001D\_EAX\_x01 [Cache Properties (IC)] (Core::X86::Cpuid::CachePropEax1)

Read-only. Enable: Core::X86::Cpuid::FeatureExtIdEcx[TopologyExtensions]. Core::X86::Cpuid::CachePropEax1 reports topology information for the IC. See Core::X86::Cpuid::CachePropEax0. ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn8000001D\_EAX\_x01 Bits Description 31:26 Reserved. 25:14 NumSharingCache: number of logical processors sharing cache. Read-only. Reset: XXXh. See Core::X86::Cpuid::CachePropEax0[NumSharingCache]. 13:10 Reserved. Fully Associative: fully associative cache. Read-only. Reset: Fixed, 0. See Core::X86::Cpuid::CachePropEax0[FullyAssociative]. **SelfInitialization**: **cache is self-initializing**. Read-only. Reset: Fixed,1. See 8 Core::X86::Cpuid::CachePropEax0[SelfInitialization]. CacheLevel: cache level. Read-only. Reset: Fixed,1h. Identifies the cache level. See 7:5 Core::X86::Cpuid::CachePropEax0[CacheLevel]. **CacheType**: **cache type**. Read-only. Reset: Fixed,02h. See Core::X86::Cpuid::CachePropEax0[CacheType]. 4:0

# CPUID\_Fn8000001D\_EAX\_x02 [Cache Properties (L2)] (Core::X86::Cpuid::CachePropEax2)

Read-only. Enable: Core::X86::Cpuid::FeatureExtIdEcx[TopologyExtensions].

Core::X86::Cpuid::CachePropEax2 reports topology information for the L2. See Core::X86::Cpuid::CachePropEax0.

\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn8000001D\_EAX\_x02

# Bits Description

| 31:26 | Reserved.                                                                                       |
|-------|-------------------------------------------------------------------------------------------------|
| 25:14 | NumSharingCache: number of logical processors sharing cache. Read-only. Reset: XXXh.            |
|       | Core::X86::Cpuid::CachePropEax0[NumSharingCache].                                               |
| 13:10 | Reserved.                                                                                       |
| 9     | FullyAssociative: fully associative cache. Read-only. Reset: Fixed,0.                           |
|       | Core::X86::Cpuid::CachePropEax0[FullyAssociative].                                              |
| 8     | <b>SelfInitialization</b> : <b>cache is self-initializing</b> . Read-only. Reset: Fixed,1.      |
|       | Core::X86::Cpuid::CachePropEax0[SelfInitialization].                                            |
| 7:5   | CacheLevel: cache level. Read-only. Reset: Fixed,2h. Identifies the cache level.                |
|       | Core::X86::Cpuid::CachePropEax0[CacheLevel].                                                    |
| 4:0   | CacheType: cache type. Read-only. Reset: Fixed,03h. Core::X86::Cpuid::CachePropEax0[CacheType]. |

# CPUID\_Fn8000001D\_EAX\_x03 [Cache Properties (L3)] (Core::X86::Cpuid::CachePropEax3)

| Read-                                                                    | Read-only. Enable: Core::X86::Cpuid::FeatureExtIdEcx[TopologyExtensions].                              |  |
|--------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--|
| Core::X86::Cpuid::CachePropEax3 reports topology information for the L3. |                                                                                                        |  |
| _ccd[7:0                                                                 | ]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn8000001D_EAX_x03                                              |  |
| Bits                                                                     | Description                                                                                            |  |
| 31:26                                                                    | Reserved.                                                                                              |  |
| 25:14                                                                    | NumSharingCache: number of logical processors sharing cache. Read-only. Reset: XXXh. The number of     |  |
|                                                                          | logical processors sharing this cache is NumSharingCache + 1.                                          |  |
| 13:10                                                                    | Reserved.                                                                                              |  |
| 9                                                                        | FullyAssociative: fully associative cache. Read-only. Reset: Fixed,0.                                  |  |
|                                                                          | Core::X86::Cpuid::CachePropEax0[FullyAssociative].                                                     |  |
| 8                                                                        | SelfInitialization: cache is self-initializing. Read-only. Reset: Fixed,1.                             |  |
|                                                                          | Core::X86::Cpuid::CachePropEax0[SelfInitialization].                                                   |  |
| 7:5                                                                      | CacheLevel: cache level. Read-only. Reset: Fixed,3h. Identifies the cache level.                       |  |
|                                                                          | Core::X86::Cpuid::CachePropEax0[CacheLevel].                                                           |  |
| 4:0                                                                      | <b>CacheType:</b> cache type. Read-only. Reset: Fixed,03h. Core::X86::Cpuid::CachePropEax0[CacheType]. |  |

# CPUID\_Fn8000001D\_EAX\_x04 [Cache Properties Null] (Core::X86::Cpuid::CachePropEax4)

Read-only. Reset: Fixed,0000\_0000h. Enable: Core::X86::Cpuid::FeatureExtIdEcx[TopologyExtensions].

Core::X86::Cpuid::CachePropEax4 reports done/null. See Core::X86::Cpuid::CachePropEax0.

\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn8000001D\_EAX\_x04

Bits Description

31:5 Reserved.

4:0 CacheType: cache type. Read-only. Reset: Fixed,00h. Core::X86::Cpuid::CachePropEax0[CacheType].

# CPUID\_Fn8000001D\_EBX\_x00 [Cache Properties (DC)] (Core::X86::Cpuid::CachePropEbx0)

Read-only. Reset: Fixed,01C0\_003Fh. Enable: Core::X86::Cpuid::FeatureExtIdEcx[TopologyExtensions].

Core::X86::Cpuid::CachePropEbx0 reports topology information for the DC. See Core::X86::Cpuid::CachePropEax0.
\_\_ccd[7:0]\_three0\_core[7:0]\_thread[1:0]; CPUID\_Fn8000001D\_EBX\_x00

Bits Description

31:22 CacheNumWays: cache number of ways. Read-only. Reset: Fixed,007h. Cache number of ways is CacheNumWays + 1.

21:12 CachePhysPartitions: cache physical line partitions. Read-only. Reset: Fixed,000h. Cache partitions is CachePhysPartitions + 1.

11:0 CacheLineSize: cache line size in bytes. Read-only. Reset: Fixed,03Fh. Cache line size in bytes is CacheLineSize + 1.

# CPUID\_Fn8000001D\_EBX\_x01 [Cache Properties (IC)] (Core::X86::Cpuid::CachePropEbx1)

Read-only. Reset: Fixed,01C0\_003Fh. Enable: Core::X86::Cpuid::FeatureExtIdEcx[TopologyExtensions].

| Core::X86::Cpuid::CachePropEbx1 reports topology information for the IC. See Core::X86::Cpuid::CachePropEax0. |                                                                                    |  |
|---------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|--|
| _ccd[7:0                                                                                                      | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn8000001D_EBX_x01                  |  |
| Bits                                                                                                          | Description                                                                        |  |
| 31:22                                                                                                         | CacheNumWays: cache number of ways. Read-only. Reset: Fixed,007h.                  |  |
|                                                                                                               | Core::X86::Cpuid::CachePropEbx0[CacheNumWays].                                     |  |
| 21:12                                                                                                         | CachePhysPartitions: cache physical line partitions. Read-only. Reset: Fixed,000h. |  |
|                                                                                                               | Core::X86::Cpuid::CachePropEbx0[CachePhysPartitions].                              |  |
| 11:0                                                                                                          | CacheLineSize: cache line size in bytes. Read-only. Reset: Fixed,03Fh.             |  |
|                                                                                                               | Core::X86::Cpuid::CachePropEbx0[CacheLineSize].                                    |  |

# CPUID\_Fn8000001D\_EBX\_x02 [Cache Properties (L2)] (Core::X86::Cpuid::CachePropEbx2)

| Read-only. Reset: Fixed,01C0_003Fh. Enable: Core::X86::Cpuid::FeatureExtIdEcx[TopologyExtensions]. |                                                                                                               |  |
|----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--|
| Core::                                                                                             | Core::X86::Cpuid::CachePropEbx2 reports topology information for the L2. See Core::X86::Cpuid::CachePropEax0. |  |
| _ccd[7:0                                                                                           | ]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn8000001D_EBX_x02                                                     |  |
| Bits                                                                                               | Description                                                                                                   |  |
| 31:22                                                                                              | CacheNumWays: cache number of ways. Read-only. Reset: Fixed,007h. See                                         |  |
|                                                                                                    | Core::X86::Cpuid::CachePropEbx0[CacheNumWays].                                                                |  |
| 21:12                                                                                              | CachePhysPartitions: cache physical line partitions. Read-only. Reset: Fixed,000h. See                        |  |
|                                                                                                    | Core::X86::Cpuid::CachePropEbx0[CachePhysPartitions].                                                         |  |
| 11:0                                                                                               | CacheLineSize: cache line size in bytes. Read-only. Reset: Fixed,03Fh. See                                    |  |
|                                                                                                    | Core :: X86 :: Cnuid :: Cache Pron Ebx0 [Cache Line Size ]                                                    |  |

# CPUID\_Fn8000001D\_EBX\_x03 [Cache Properties (L3)] (Core::X86::Cpuid::CachePropEbx3)

| Read-only. Reset: Fixed,03C0_003Fh. Enable: Core::X86::Cpuid::FeatureExtIdEcx[TopologyExtensions]. |                                                                                                               |  |
|----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--|
| Core::                                                                                             | Core::X86::Cpuid::CachePropEbx3 reports topology information for the L3. See Core::X86::Cpuid::CachePropEax0. |  |
| _ccd[7:0]                                                                                          | ]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn8000001D_EBX_x03                                                     |  |
| Bits                                                                                               | Description                                                                                                   |  |
| 31:22                                                                                              | CacheNumWays: cache number of ways. Read-only. Reset: Fixed,00Fh. See                                         |  |
|                                                                                                    | Core::X86::Cpuid::CachePropEbx0[CacheNumWays].                                                                |  |
| 21:12                                                                                              | CachePhysPartitions: cache physical line partitions. Read-only. Reset: Fixed,000h. See                        |  |
|                                                                                                    | Core::X86::Cpuid::CachePropEbx0[CachePhysPartitions].                                                         |  |
| 11:0                                                                                               | CacheLineSize: cache line size in bytes. Read-only. Reset: Fixed,03Fh. See                                    |  |
|                                                                                                    | Core::X86::Cpuid::CachePropEbx0[CacheLineSize].                                                               |  |

# CPUID\_Fn8000001D\_EBX\_x04 [Cache Properties Null] (Core::X86::Cpuid::CachePropEbx4)

| Read-    | Read-only. Reset: Fixed,0000_0000h. Enable: Core::X86::Cpuid::FeatureExtIdEcx[TopologyExtensions]. |  |  |
|----------|----------------------------------------------------------------------------------------------------|--|--|
| Core::   | Core::X86::Cpuid::CachePropEax4 reports done/null. See Core::X86::Cpuid::CachePropEax0.            |  |  |
| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn8000001D_EBX_x04                                  |  |  |
| Bits     | Description                                                                                        |  |  |
| 31:0     | Reserved.                                                                                          |  |  |

# CPUID\_Fn8000001D\_ECX\_x00 [Cache Properties (DC)] (Core::X86::Cpuid::CachePropEcx0)

| Read-only. Reset: Fixed,0000_003Fh. Enable: Core::X86::Cpuid::FeatureExtIdEcx[TopologyExtensions].            |                                                                                                                    |  |  |
|---------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--|--|
| Core::X86::Cpuid::CachePropEcx0 reports topology information for the DC. See Core::X86::Cpuid::CachePropEax0. |                                                                                                                    |  |  |
| _ccd[7:0                                                                                                      | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn8000001D_ECX_x00                                                  |  |  |
|                                                                                                               |                                                                                                                    |  |  |
| Bits                                                                                                          | Description                                                                                                        |  |  |
|                                                                                                               | <b>Description CacheNumSets: cache number of sets.</b> Read-only. Reset: Fixed,0000_003Fh. Cache number of sets is |  |  |

# CPUID\_Fn8000001D\_ECX\_x01 [Cache Properties (IC)] (Core::X86::Cpuid::CachePropEcx1)

Read-only. Reset: Fixed,0000\_003Fh. Enable: Core::X86::Cpuid::FeatureExtIdEcx[TopologyExtensions].

Core::X86::Cpuid::CachePropEcx1 reports topology information for the IC. See Core::X86::Cpuid::CachePropEax0.

| _ccd[7:0 | 0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn8000001D_ECX_x01                  |  |
|----------|-----------------------------------------------------------------------------|--|
| Bits     | Description                                                                 |  |
| 31:0     | CacheNumSets: cache number of sets. Read-only. Reset: Fixed,0000_003Fh. See |  |
|          | Core::X86::Cpuid::CachePropEcx0[CacheNumSets].                              |  |

# CPUID\_Fn8000001D\_ECX\_x02 [Cache Properties (L2)] (Core::X86::Cpuid::CachePropEcx2)

Read-only. Reset: Fixed,0000 03FFh. Enable: Core::X86::Cpuid::FeatureExtIdEcx[TopologyExtensions].

Core::X86::Cpuid::CachePropEcx2 reports topology information for the L2. See Core::X86::Cpuid::CachePropEax0.

\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn8000001D\_ECX\_x02

# Bits Description

31:0 **CacheNumSets**: **cache number of sets**. Read-only. Reset: Fixed,0000\_03FFh. See

Core::X86::Cpuid::CachePropEcx0[CacheNumSets].

# CPUID\_Fn8000001D\_ECX\_x03 [Cache Properties (L3)] (Core::X86::Cpuid::CachePropEcx3)

Read-only. Enable: Core::X86::Cpuid::FeatureExtIdEcx[TopologyExtensions].

Core::X86::Cpuid::CachePropEcx3 reports topology information for the L3.

\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn8000001D\_ECX\_x03

### Bits Description

31:0 | CacheNumSets: cache number of sets. Read-only. Reset: 0000\_XXXXh. See

Core::X86::Cpuid::CachePropEcx0[CacheNumSets].

### ValidValues:

| Value  | Description          |
|--------|----------------------|
| 0000_3 | Reserved.            |
| FFEh-  |                      |
| 0000_0 |                      |
| 000h   |                      |
| 0000_3 | 16384 L3 Cache Sets. |
| FFFh   |                      |
| 0000_7 | Reserved.            |
| FFEh-  |                      |
| 0000_4 |                      |
| 000h   |                      |
| 0000_7 | 32768 L3 Cache Sets. |
| FFFh   |                      |
| FFFF_F | Reserved.            |
| FFFh-  |                      |
| 0000_8 |                      |
| 000h   |                      |

### CPUID\_Fn8000001D\_ECX\_x04 [Cache Properties Null] (Core::X86::Cpuid::CachePropEcx4)

Read-only. Reset: Fixed,0000 0000h. Enable: Core::X86::Cpuid::FeatureExtIdEcx[TopologyExtensions].

Core::X86::Cpuid::CachePropEax3 reports done/null. See Core::X86::Cpuid::CachePropEax0.

\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn8000001D\_ECX\_x04

# Bits | Description

31:0 **CacheNumSets**. Read-only. Reset: Fixed,0000 0000h. Cache number of sets.

# CPUID\_Fn8000001D\_EDX\_x00 [Cache Properties (DC)] (Core::X86::Cpuid::CachePropEdx0)

Read-only. Reset: Fixed,0000\_0000h. Enable: Core::X86::Cpuid::FeatureExtIdEcx[TopologyExtensions].

Core::X86::Cpuid::CachePropEdx0 reports topology information for the DC. See Core::X86::Cpuid::CachePropEax0.

\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn8000001D\_EDX\_x00

### Bits Description

31:2 Reserved.

| 1 | <b>CacheInclusive</b> : <b>cache inclusive</b> . Read-only. Reset: Fixed,0. 0=Cache is not inclusive of lower cache levels. |
|---|-----------------------------------------------------------------------------------------------------------------------------|
|   | 1=Cache is inclusive of lower cache levels.                                                                                 |

WBINVD: Write-Back Invalidate/Invalidate. Read-only. Reset: Fixed, 0. 0=WBINVD/INVD invalidates all lower level caches of non-originating cores sharing this cache. 1=WBINVD/INVD not ensured to invalidate all lower level caches of non-originating cores sharing this cache.

# CPUID\_Fn8000001D\_EDX\_x01 [Cache Properties (IC)] (Core::X86::Cpuid::CachePropEdx1)

Read-only. Reset: Fixed,0000\_0000h. Enable: Core::X86::Cpuid::FeatureExtIdEcx[TopologyExtensions].

Core::X86::Cpuid::CachePropEdx1 reports topology information for the IC. See Core::X86::Cpuid::CachePropEax0. ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn8000001D\_EDX\_x01

# Bits Description

31:2 Reserved.

CacheInclusive: cache inclusive. Read-only. Reset: Fixed,0. See 1

Core::X86::Cpuid::CachePropEdx0[CacheInclusive].

0 WBINVD: Write-Back Invalidate/Invalidate. Read-only. Reset: Fixed, 0. 0=WBINVD/INVD invalidates all lower level caches of non-originating cores sharing this cache. 1=WBINVD/INVD may not invalidate all lower level caches of non-originating cores sharing this cache. See Core::X86::Cpuid::CachePropEdx0[WBINVD].

# CPUID\_Fn8000001D\_EDX\_x02 [Cache Properties (L2)] (Core::X86::Cpuid::CachePropEdx2)

Read-only. Reset: Fixed,0000 0002h. Enable: Core::X86::Cpuid::FeatureExtIdEcx[TopologyExtensions].

Core::X86::Cpuid::CachePropEdx2 reports topology information for the L2. See Core::X86::Cpuid::CachePropEax0.

ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn8000001D\_EDX\_x02

# Bits Description

31:2 Reserved.

CacheInclusive: cache inclusive. Read-only. Reset: Fixed,1. See

Core::X86::Cpuid::CachePropEdx0[CacheInclusive].

WBINVD: Write-Back Invalidate/Invalidate. Read-only. Reset: Fixed, 0. 0=WBINVD/INVD invalidates all lower level caches of non-originating cores sharing this cache. 1=WBINVD/INVD may not invalidate all lower level caches of non-originating cores sharing this cache.

# CPUID\_Fn8000001D\_EDX\_x03 [Cache Properties (L3)] (Core::X86::Cpuid::CachePropEdx3)

Read-only. Reset: Fixed,0000 0001h. Enable: Core::X86::Cpuid::FeatureExtIdEcx[TopologyExtensions].

Core::X86::Cpuid::CachePropEdx3 reports reports topology information for the L3. See

Core::X86::Cpuid::CachePropEax0.

ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn8000001D\_EDX\_x03

# Bits Description

31:2 Reserved.

1 CacheInclusive: cache inclusive. Read-only. Reset: Fixed,0. See

Core::X86::Cpuid::CachePropEdx0[CacheInclusive].

0 WBINVD: Write-Back Invalidate/Invalidate. Read-only. Reset: Fixed, 1. 0=WBINVD/INVD invalidates all lower level caches of non-originating cores sharing this cache. 1=WBINVD/INVD may not invalidate all lower level caches of non-originating cores sharing this cache.

# CPUID\_Fn8000001D\_EDX\_x04 [Cache Properties Null] (Core::X86::Cpuid::CachePropEdx4)

Read-only. Reset: Fixed,0000\_0000h. Enable: Core::X86::Cpuid::FeatureExtIdEcx[TopologyExtensions].

Core::X86::Cpuid::CachePropEax3 reports done/null. See Core::X86::Cpuid::CachePropEax0.

ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn8000001D\_EDX\_x04

# Bits Description

31:0 Reserved.

# CPUID\_Fn8000001E\_EAX [Extended APIC ID] (Core::X86::Cpuid::ExtApicId)

Read-only. Enable: (Core::X86::Cpuid::FeatureExtIdEcx[TopologyExtensions] &&

| Core::           | Core::X86::Msr::APIC_BAR[ApicEn]).                                                                            |  |
|------------------|---------------------------------------------------------------------------------------------------------------|--|
| If Cor           | e::X86::Cpuid::FeatureExtIdEcx[TopologyExtensions] == 0 then CPUID Fn8000001E_E[D,C,B,A]X are                 |  |
| Reserv           | ved. If (Core::X86::Msr::APIC_BAR[ApicEn] == 0) then Core::X86::Cpuid::ExtApicId[ExtendedApicId] is           |  |
| Reserv           | ved.                                                                                                          |  |
| _ccd[7:0         | ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn8000001E_EAX                                                  |  |
|                  |                                                                                                               |  |
| Bits             | Description                                                                                                   |  |
| <b>Bits</b> 31:0 | Description  ExtendedApicId: extended APIC ID. Read-only. See 2.1.14.2.1.3 [ApicId Enumeration Requirements]. |  |
|                  | 1                                                                                                             |  |
|                  | ExtendedApicId: extended APIC ID. Read-only. See 2.1.14.2.1.3 [ApicId Enumeration Requirements].              |  |

# CPUID\_Fn8000001E\_EBX [Core Identifiers] (Core::X86::Cpuid::CoreId) Read-only. Enable: Core::X86::Cpuid::FeatureExtIdEcx[TopologyExtensions]. See Core::X86::Cpuid::ExtApicId. \_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn8000001E\_EBX Bits Description 31:16 Reserved. 15:8 ThreadsPerCore: threads per core. Read-only. Reset: XXh. The number of threads per core is ThreadsPerCore + 1. 7:0 CoreId: core ID. Read-only. Reset: XXh. Identifies the logical core unit ID.

# CPUID\_Fn8000001E\_ECX [Node Identifiers] (Core::X86::Cpuid::NodeId) Read-only. Enable: Core::X86::Cpuid::FeatureExtIdEcx[TopologyExtensions]. \_\_ccd[7:0]\_three0\_core[7:0]\_thread[1:0]; CPUID\_Fn8000001E\_ECX Bits Description 31:11 Reserved. 10:8 NodesPerProcessor: Node per processor. Read-only. Reset: XXXb. ValidValues: Value Description 0h 1 node per processor. 7h-1h Reserved. 7:0 NodeId: Node ID. Read-only. Reset: Fixed, XXh.

### CPUID\_Fn8000001F\_EAX [AMD Secure Encryption EAX] (Core::X86::Cpuid::SecureEncryptionEax) Read-only. Reset: Fixed.0101 FC3Fh. ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; CPUID\_Fn8000001F\_EAX Bits Description 31:25 Reserved. VMSARegProt: VMSA Register Protection. Read-only. Reset: Fixed,1. Support for VMSA register protection. 24 23:17 Reserved. 16 VTE: Virtual Transparent Encryption for SEV. Read-only. Reset: Fixed,1. The Virtual Transparent Encryption feature can be enabled to force all memory accesses within an SEV guest to be encrypted with the guest's key. When enabled the hardware pretends that the C-bits for all guest mode accesses are 1 regardless of the actual guest page tables. **PreventHostIBS**. Read-only. Reset: Fixed,1. Prevent host IBS for a SEV-ES guest. 15 **DebugStateSwap**. Read-only. Reset: Fixed,1. 1=DR0-3 and DR0-3 MASK can be saved/restored on world 14 switches. 13 **AlternateInjection**. Read-only. Reset: Fixed,1. 1=SEV-ES guests can use an encrypted vmcb field for event injection. **RestrictInjection**. Read-only. Reset: Fixed,1. 1=SEV-ES guests can refuse all event-injections except #HV. 12

**Reg64BitHypervisor**. Read-only. Reset: Fixed,1. Require 64-bit Hypervisor.

| 10  | CoherencyEnforced. Read-only. Reset: Fixed,1. Hardware enforces cache coherency.                         |
|-----|----------------------------------------------------------------------------------------------------------|
| 9:6 | Reserved.                                                                                                |
| 5   | VMPL. Read-only. Reset: Fixed,1. Multiple SNP guests can share memory using differing permissions.       |
| 4   | <b>SNP</b> . Read-only. Reset: Fixed,1. RMP table can be enabled to protect memory even from hypervisor. |
| 3   | SevEs. Read-only. Reset: Fixed,1. Secure Encrypted ES.                                                   |
| 2   | VmPgFlush: VM Page Flush MSR is supported. Read-only. Reset: Fixed,1. See                                |
|     | Core::X86::Msr::VMPAGE_FLUSH.                                                                            |
| 1   | SEV. Read-only. Reset: Fixed,1. Secure Encrypted Virtualization supported.                               |
| 0   | SME. Read-only. Reset: Fixed,1. Secure Memory Encryption supported.                                      |

# CPUID\_Fn8000001F\_EBX [AMD Secure Encryption EBX] (Core::X86::Cpuid::SecureEncryptionEbx)

| Read- | Read-only.                                                                                                       |                                                                              |  |
|-------|------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|--|
|       | ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn8000001F_EBX                                                     |                                                                              |  |
| Bits  | Description                                                                                                      |                                                                              |  |
| 31:16 | Reserved                                                                                                         |                                                                              |  |
| 15:12 | 5:12 <b>VmplSupported</b> . Read-only. Reset: Fixed,4. Number of VMPLs supported.                                |                                                                              |  |
| 11:6  | 11:6 <b>MemEncryptPhysAddWidth</b> . Read-only. Reset: 000XXXb. Reduction of physical address space in bits when |                                                                              |  |
|       | memory e                                                                                                         | encryption is enabled (0 indicates no reduction).                            |  |
|       | ValidValues:                                                                                                     |                                                                              |  |
|       | Value                                                                                                            | Description                                                                  |  |
|       | 00h                                                                                                              | Physical Address width is not reduced.                                       |  |
|       | 01h                                                                                                              | Physical Address width is reduced by one.                                    |  |
|       | 02h                                                                                                              | Physical Address width is reduced by two.                                    |  |
|       | 03h                                                                                                              | Physical Address width is reduced by three.                                  |  |
|       | 04h                                                                                                              | Physical Address width is reduced by four.                                   |  |
|       | 05h                                                                                                              | Physical Address width is reduced by five.                                   |  |
|       | 3Fh-06h                                                                                                          | Reserved.                                                                    |  |
| 5:0   | CBit. Rea                                                                                                        | ad-only. Reset: 33h. Page table bit number used to enable memory encryption. |  |

# CPUID\_Fn8000001F\_ECX [AMD Secure Encryption ECX] (Core::X86::Cpuid::SecureEncryptionEcx)

| Read-    | only.                                                                                                  |
|----------|--------------------------------------------------------------------------------------------------------|
| _ccd[7:0 | 0]_lthree0_core[7:0]_thread[1:0];                                                                      |
| Bits     | Description                                                                                            |
| 31:0     | <b>NumEncryptedGuests</b> . Read-only. Reset: XXXX_XXXXh. Indicates the maximum ASID value that may be |
|          | used for an SEV-enabled guest.                                                                         |

# CPUID Fn8000001F EDX [Minimum ASID] (Core::X86::Cpuid::SecureEncryptionEdx)

| CI CI    | D_1 novovoti _ED71 [minimum 1151D] (Core250 Cpuid5ccureEntrypuonEdx)                          |
|----------|-----------------------------------------------------------------------------------------------|
| Read-    | only.                                                                                         |
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn8000001F_EDX                                         |
| Bits     | Description                                                                                   |
| 31:0     | MinimumSEVASID: Minimum SEV enabled, SEV-ES disabled ASID. Read-only. Reset: 0000_000Xh.      |
|          | Indicates the minimum ASID value that must be used for an SEV-enabled, SEV-ES-disabled guest. |

# CPUID\_Fn80000020\_EAX\_x00 [Platform QoS Enforcement for Memory Bandwidth] (Core::X86::Cpuid::PqeBandwidthEax0)

| Read-only. Reset: 0000_0000h. |                                                                   |  |
|-------------------------------|-------------------------------------------------------------------|--|
| _ccd[7:0                      | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn80000020_EAX_x00 |  |
| Bits                          | Description                                                       |  |
| 31:0                          | Reserved.                                                         |  |

# CPUID\_Fn80000020\_EBX\_x00 [Platform QoS Enforcement for Memory Bandwidth] (Core::X86::Cpuid::PqeBandwidthEbx0)

| Read-    | Read-only. Reset: 0000_0002h.                                                         |  |
|----------|---------------------------------------------------------------------------------------|--|
| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn80000020_EBX_x00                     |  |
| Bits     | Description                                                                           |  |
| 31:2     | Reserved.                                                                             |  |
| 1        | MBE: memory bandwidth enforcement. Read-only. Reset: 1. Memory bandwidth enforcement. |  |
| 0        | Reserved.                                                                             |  |

## CPUID\_Fn80000020\_ECX\_x00 [Platform QoS Enforcement for Memory Bandwidth]

| (Core::X86::Cpuid:: | PqeBandwidthEcx0) |
|---------------------|-------------------|
|                     |                   |

| Read-only. Reset: 0000_0000h. |                                                                   |  |
|-------------------------------|-------------------------------------------------------------------|--|
| _ccd[7:0                      | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn80000020_ECX_x00 |  |
| Bits                          | Description                                                       |  |
| 31:0                          | Reserved.                                                         |  |

# CPUID\_Fn80000020\_EDX\_x00 [Platform QoS Enforcement for Memory Bandwidth] (Core::X86::Cpuid::PqeBandwidthEdx0)

| Read-    | Read-only. Reset: 0000_0000h.                                     |  |
|----------|-------------------------------------------------------------------|--|
| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn80000020_EDX_x00 |  |
| Bits     | Description                                                       |  |
| 31:0     | Reserved.                                                         |  |

## CPUID\_Fn80000020\_EAX\_x01 [Platform QoS Enforcement for Memory Bandwidth]

## (Core::X86::Cpuid::PqeBandwidthEax1)

| Read-only. Reset: 0000_000Bh.                                     |                                                                                                |
|-------------------------------------------------------------------|------------------------------------------------------------------------------------------------|
| _ccd[7:0]_lthrea0_core[7:0]_thread[1:0]; CPUID_Fn80000020_EAX_x01 |                                                                                                |
| Bits                                                              | Description                                                                                    |
| 31:0                                                              | BW_LEN: QOS Memory Bandwidth Enforcement Limit Size. Read-only. Reset: 0000_000Bh. Size of the |
|                                                                   | QOS Memory Bandwidth Enforcement Limit.                                                        |

## CPUID\_Fn80000020\_EBX\_x01 [Platform QoS Enforcement for Memory Bandwidth] (Core::X86::Cpuid::PaeBandwidthEbx1)

| _                             | 1 1 /                            |
|-------------------------------|----------------------------------|
| Read-only. Reset: 0000_0000h. |                                  |
| _ccd[7:0                      | ]_lthree0_core[7:0]_thread[1:0]; |
| Bits                          | Description                      |
| 31:0                          | Reserved                         |

## CPUID\_Fn80000020\_ECX\_x01 [Platform QoS Enforcement for Memory Bandwidth]

### (Core::X86::Cpuid::PqeBandwidthEcx1)

| Read-only. Reset: 0000_0000h. |                                                                   |  |
|-------------------------------|-------------------------------------------------------------------|--|
| _ccd[7:0                      | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn80000020_ECX_x01 |  |
| Bits                          | Description                                                       |  |
| 31:0                          | Reserved.                                                         |  |

# CPUID\_Fn80000020\_EDX\_x01 [Platform QoS Enforcement for Memory Bandwidth] (Core::X86::Cpuid::PaeBandwidthEdx1)

| _                             | 1 1 /                                                                        |
|-------------------------------|------------------------------------------------------------------------------|
| Read-only. Reset: 0000_000Fh. |                                                                              |
| _ccd[7:0                      | ]_lthree0_core[7:0]_thread[1:0];                                             |
| Bits                          | Description                                                                  |
| 31:0                          | NumClassService. Read-only. Reset: 0000_000Fh. Number of classes of service. |

#### CPUID Fn80000021 EAX [Extended Feature 2 EAX] (Core::X86::Cpuid::FeatureExt2Eax)

| Read-only.                                                    |  |
|---------------------------------------------------------------|--|
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; CPUID_Fn80000021_EAX |  |

| Bits  | Description                                                                                                         |
|-------|---------------------------------------------------------------------------------------------------------------------|
| 31:14 | Reserved.                                                                                                           |
| 13    | <b>PrefetchCtlMsr</b> . Read-only. Reset: 1. 1=Prefetch control MSR supported. See Core::X86::Msr::PrefetchControl. |
| 12:7  | Reserved.                                                                                                           |
| 6     | NullSelectorClearsBase. Read-only. Reset: 1. 1=Null Selector Clears Base.                                           |
| 5:4   | Reserved.                                                                                                           |
| 3     | SmmPgCfgLock. Read-only. Reset: Fixed,1. 1=SMM paging configuration lock supported.                                 |
| 2     | <b>LFenceAlwaysSerializing</b> . Read-only. Reset: Fixed,1. LFENCE is always serializing.                           |
| 1     | Reserved.                                                                                                           |
| 0     | <b>NoNestedDataBp</b> . Read-only. Reset: Fixed,1. New data-breakpoints are ignored while switching to data-        |
|       | breakpoint handler.                                                                                                 |

## 2.1.16 MSR Registers

## 2.1.16.1 MSRs - MSR0000\_xxxx

| MSR0000_0010 [Time Stamp Counter] (Core::X86::Msr::TSC) |                                                                                                                     |  |
|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|--|
| Read-                                                   | Read-write, Volatile. Reset: 0000_0000_00000_0000h.                                                                 |  |
| The T                                                   | The TSC uses a common reference for all sockets, cores and threads.                                                 |  |
| _ccd[7:0                                                | ]_lthree0_core[7:0]_thread[1:0]; MSR0000_0010                                                                       |  |
| Bits                                                    | Description                                                                                                         |  |
| 63:0                                                    | <b>TSC</b> : <b>time stamp counter</b> . Read-write, Volatile. Reset: 0000_0000_0000h. The TSC increments at the P0 |  |
|                                                         | frequency. The TSC counts at the same rate in all P-states, all C states, S0, or S1. A read of this MSR in guest    |  |
|                                                         | mode is affected by Core::X86::Msr::TscRateMsr. The value (TSC/TSCRatio) is the TSC P0 frequency based              |  |
|                                                         | value (as if TSCRatio == 1.0) when (TSCRatio != 1.0).                                                               |  |

## MSR0000\_001B [APIC Base Address] (Core::X86::Msr::APIC\_BAR)

|          | /                                                                                                                               |
|----------|---------------------------------------------------------------------------------------------------------------------------------|
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; MSR0000_001B                                                                                   |
| Bits     | Description                                                                                                                     |
| 63:48    | Reserved.                                                                                                                       |
| 47:12    | <b>ApicBar[47:12]</b> : <b>APIC base address register</b> . Read-write. Reset: 0_000F_EE00h. Specifies the base address,        |
|          | physical address [47:12], for the APICXX register set in xAPIC mode. See 2.1.14.2.1.2 [APIC Register Space].                    |
| 11       | <b>ApicEn</b> : <b>APIC enable</b> . Read-write. Reset: 0. 0=Disable Local APIC. 1=Local APIC is enabled in xAPIC mode.         |
|          | See 2.1.14.2.1.2 [APIC Register Space].                                                                                         |
| 10       | <b>x2ApicEn:</b> Extended APIC enable. Read-write. Reset: 0. 0=Disable Extended Local APIC. 1=Extended Local                    |
|          | APIC is enabled in x2APIC mode.                                                                                                 |
| 9        | Reserved.                                                                                                                       |
| 8        | <b>BSC</b> : <b>boot strap core</b> . Read-write, Volatile. Reset: X. 0=The core is not the boot core of the BSP. 1=The core is |
|          | the boot core of the BSP.                                                                                                       |
| 7:0      | Reserved.                                                                                                                       |

## MSR0000\_002A [Cluster ID] (Core::X86::Msr::EBL\_CR\_POWERON)

| Writes to this register result in a GP fault with error code 0. |                                                                                 |  |
|-----------------------------------------------------------------|---------------------------------------------------------------------------------|--|
| _ccd[7:0                                                        | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSR0000_002A                           |  |
| Bits                                                            | Description                                                                     |  |
| 63:18                                                           | Reserved.                                                                       |  |
| 17:16                                                           | ClusterID. Read, Error-on-write. Reset: 0h. The field does not affect hardware. |  |
| 15.0                                                            | Reserved                                                                        |  |

| MSR0000_0048 [Speculative Control] (Core::X86::Msr::SPEC_CTRL) |                                                                                                                         |  |
|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--|
| _ccd[7:0                                                       | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSR0000_0048                                                                   |  |
| Bits                                                           | Description                                                                                                             |  |
| 63:8                                                           | Reserved.                                                                                                               |  |
| 7                                                              | <b>PSFD</b> : <b>Predictive Store Forwarding Disable</b> . Read-write. Reset: 0. 1=Disable predictive store forwarding. |  |
| 6:3                                                            | Reserved.                                                                                                               |  |
| 2                                                              | SSBD. Read-write. Reset: 0. Speculative Store Bypass Disable.                                                           |  |
| 1                                                              | STIBP. Read-write. Reset: 0. Single thread indirect branch predictor.                                                   |  |
| 0                                                              | <b>IBRS</b> . Read-write. Reset: 0. Indirect branch restriction speculation.                                            |  |

#### MSR0000\_0049 [Prediction Command] (Core::X86::Msr::PRED\_CMD)

| _ccd[7:0]_lthree0_core[7:0]; MSR0000_0049 |                                                                                             |
|-------------------------------------------|---------------------------------------------------------------------------------------------|
| Bits                                      | Description                                                                                 |
| 63:1                                      | Reserved.                                                                                   |
| 0                                         | IBPB: indirect branch prediction barrier. Write-only, Error-on-read. Reset: 0. Supported if |
|                                           | Core::X86::Cpuid::FeatureExtIdEbx[IBPB] == 1.                                               |

#### MSR0000\_008B [Patch Level] (Core::X86::Msr::PATCH\_LEVEL)

| Read,l   | Read,Error-on-write,Volatile. Reset: 0000_0000_0000_0000h.                                                           |  |
|----------|----------------------------------------------------------------------------------------------------------------------|--|
| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]; MSR0000_008B                                                                            |  |
| Bits     | Description                                                                                                          |  |
| 63:32    | Reserved.                                                                                                            |  |
| 31:0     | <b>PatchLevel</b> . Read, Error-on-write, Volatile. Reset: 0000_0000h. This returns an identification number for the |  |
|          | microcode patch that has been loaded. If no patch has been loaded, this returns 0.                                   |  |

#### MSR0000\_00E7 [Max Performance Frequency Clock Count] (Core::X86::Msr::MPERF)

| R          | Read-write, Volatile. Reset: 0000_0000_0000_0000h.    |                                                                                                               |
|------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|
| _0         | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSR0000_00E7 |                                                                                                               |
| I          | Bits                                                  | Description                                                                                                   |
| $\epsilon$ | 53:0                                                  | <b>MPERF</b> : maximum core clocks counter. Read-write, Volatile. Reset: 0000_0000_0000_0000h. Incremented by |

MPERF: maximum core clocks counter. Read-write, Volatile. Reset: 0000\_0000\_0000\_0000h. Incremented by hardware at the P0 frequency while the core is in C0. This register does not increment when the core is in the stop-grant state. In combination with Core::X86::Msr::APERF, this is used to determine the effective frequency of the core. A read of this MSR in guest mode is affected by Core::X86::Msr::TscRateMsr. This field uses software P-state numbering. See Core::X86::Msr::HWCR[EffFreqCntMwait], 2.1.6 [Effective Frequency]

#### MSR0000\_00E8 [Actual Performance Frequency Clock Count] (Core::X86::Msr::APERF)

| Read-write, Volatile. Reset: 0000_0000_0000_0000h. |                                                                                                                    |  |
|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--|
| _ccd[7:0                                           | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSR0000_00E8                                                              |  |
| Bits                                               | Description                                                                                                        |  |
| 63:0                                               | <b>APERF:</b> actual core clocks counter. Read-write, Volatile. Reset: 0000_0000_0000_0000h. This register         |  |
|                                                    | increments in proportion to the actual number of core clocks cycles while the core is in C0. The register does not |  |
|                                                    | increment when the core is in the stop-grant state. See Core::X86::Msr::MPERF.                                     |  |

#### MSR0000\_00FE [MTRR Capabilities] (Core::X86::Msr::MTRRcap)

| Read,I   | Read,Error-on-write. Reset: 0000_0000_0508h.                                                         |  |
|----------|------------------------------------------------------------------------------------------------------|--|
| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]; MSR0000_00FE                                                            |  |
| Bits     | Description                                                                                          |  |
| 63:11    | Reserved.                                                                                            |  |
| 10       | MtrrCapWc: write-combining memory type. Read, Error-on-write. Reset: 1. 1=The write combining memory |  |
|          | type is supported.                                                                                   |  |
| 9        | Reserved.                                                                                            |  |
| 8        | MtrrCapFix: fixed range register. Read, Error-on-write. Reset: 1. 1=Fixed MTRRs are supported.       |  |

7:0 **MtrrCapVCnt**: **variable range registers count**. Read,Error-on-write. Reset: 08h. Specifies the number of variable MTRRs supported.

#### MSR0000 0174 [SYSENTER CS] (Core::X86::Msr::SYSENTER CS)

| TITOTTO  | www_ur, [[srozhvizht do](duremioumishus rozhvizht_do)                                              |
|----------|----------------------------------------------------------------------------------------------------|
| Read-v   | write. Reset: 0000_0000_0000_0000h.                                                                |
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; MSR0000_0174                                                      |
| Bits     | Description                                                                                        |
| 63:16    | Reserved.                                                                                          |
| 15:0     | SysEnterCS: SYSENTER target CS. Read-write, Reset: 0000h, Holds the called procedure code segment. |

#### MSR0000\_0175 [SYSENTER ESP] (Core::X86::Msr::SYSENTER\_ESP)

|          | ·                                                                                                |
|----------|--------------------------------------------------------------------------------------------------|
| Read-    | write. Reset: 0000_0000_0000_0000h.                                                              |
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; MSR0000_0175                                                    |
| Bits     | Description                                                                                      |
| 63:32    | Reserved.                                                                                        |
| 31:0     | SysEnterESP: SYSENTER target SP. Read-write. Reset: 0000_0000h. Holds the called procedure stack |
|          | pointer.                                                                                         |

#### MSR0000\_0176 [SYSENTER EIP] (Core::X86::Msr::SYSENTER\_EIP)

| Read-    | Read-write. Reset: 0000_0000_0000_0000h.                                                               |  |
|----------|--------------------------------------------------------------------------------------------------------|--|
| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSR0000_0176                                                  |  |
| Bits     | Description                                                                                            |  |
| 63:32    | Reserved.                                                                                              |  |
| 31:0     | SysEnterEIP: SYSENTER target IP. Read-write. Reset: 0000_0000h. Holds the called procedure instruction |  |
|          | pointer.                                                                                               |  |

#### MSR0000\_0179 [Global Machine Check Capabilities] (Core::X86::Msr::MCG\_CAP)

| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSR0000_0179                                                                    |  |
|----------|--------------------------------------------------------------------------------------------------------------------------|--|
| Bits     | Description                                                                                                              |  |
| 63:9     | Reserved.                                                                                                                |  |
| 8        | McgCtlP: MCG_CTL register present. Read-only,Error-on-write. Reset: Fixed,1. 1=The machine check control                 |  |
|          | registers (MCi_CTL) are present. See 3.1 [Machine Check Architecture].                                                   |  |
| 7:0      | <b>Count</b> . Read-only, Error-on-write, Volatile. Reset: XXh. Indicates the number of error reporting banks visible to |  |
|          | the core. This value may differ from core to core.                                                                       |  |

#### MSR0000\_017A [Global Machine Check Status] (Core::X86::Msr::MCG\_STAT)

|          | (                                                                                                                                |  |
|----------|----------------------------------------------------------------------------------------------------------------------------------|--|
| Read-    | Read-write, Volatile. Reset: 0000_0000_0000_0000h.                                                                               |  |
| See 3.   | See 3.1 [Machine Check Architecture].                                                                                            |  |
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; MSR0000_017A                                                                                    |  |
| Bits     | Description                                                                                                                      |  |
| 63:3     | Reserved.                                                                                                                        |  |
| 2        | <b>MCIP</b> . Read-write, Volatile. Reset: 0. 1=A machine check is in progress. Machine check in progress.                       |  |
| 1        | <b>EIPV</b> : <b>error instruction pointer valid</b> . Read-write, Volatile. Reset: 0. 1=The instruction pointer that was pushed |  |
|          | onto the stack by the machine check mechanism references the instruction that caused the machine check error.                    |  |
| 0        | <b>RIPV</b> : <b>restart instruction pointer valid</b> . Read-write, Volatile. Reset: 0. 0=The interrupt was not precise and/or  |  |
|          | the process (task) context may be corrupt; continued operation of this process may not be possible without                       |  |
|          | intervention, however system processing or other processes may be able to continue with appropriate software                     |  |
|          | clean up. 1=Program execution can be reliably restarted at the EIP address on the stack.                                         |  |

#### MSR0000\_017B [Global Machine Check Exception Reporting Control] (Core::X86::Msr::MCG\_CTL)

Reset: 0000\_0000\_0000\_0000h.

This register controls enablement of the individual error reporting banks; see 3.1 [Machine Check Architecture] and 3.1.2.1 [Global Registers]. When a machine check register bank is not enabled in MCG\_CTL, errors for that bank are not

| logged or reported, and actions enabled through the MCA are not taken; each MCi_CTL register identifies which errors |
|----------------------------------------------------------------------------------------------------------------------|
| are still corrected when MCG_CTL[i] is disabled.                                                                     |

\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; MSR0000\_017B

| Bits | Description |
|------|-------------|
|      |             |

63:7 **MCnEn**. Configurable. Reset: 000\_0000\_0000\_0000h.

**Description**: 1=The MC machine check register bank is enabled. Width of this field is SOC implementation and configuration specific.

See 3.1.2.1 [Global Registers].

6:0 **MCnEnCore**. Read-write. Reset: 00h. 1=The MC machine check register bank is enabled.

#### ValidValues:

| vanu vai | id values.           |  |
|----------|----------------------|--|
| Bit      | Description          |  |
| [0]      | Enable MCA for LSDC. |  |
| [1]      | Enable MCA for ICBP. |  |
| [2]      | Enable MCA for L2.   |  |
| [3]      | Enable MCA for DE.   |  |
| [4]      | Reserved.            |  |
| [5]      | Enable MCA for SCEX. |  |
| [6]      | Enable MCA for FP.   |  |

#### MSR0000\_01D9 [Debug Control] (Core::X86::Msr::DBG\_CTL\_MSR)

| Read-write. Reset: 0000_0000_0000_0000h. |                                                                                                                       |  |  |
|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|--|--|
| _ccd[7:0                                 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSR0000_01D9                                                                 |  |  |
| Bits                                     | S Description                                                                                                         |  |  |
| 63:6                                     | Reserved.                                                                                                             |  |  |
| 5:2                                      | <b>PB</b> : <b>performance monitor pin control</b> . Read-write. Reset: 0h. This field does not control any hardware. |  |  |
| 1                                        | <b>BTF</b> . Read-write. Reset: 0. 1=Enable branch single step.                                                       |  |  |
| 0                                        | <b>LBR</b> . Read-write. Reset: 0. 1=Enable last branch record.                                                       |  |  |

#### MSR0000\_01DB [Last Branch From IP] (Core::X86::Msr::BR\_FROM)

| Read,Error-on-write,Volatile. Reset: 0000_0000_0000h. |                                                                                                              |  |  |
|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|--|--|
| _ccd[7:0                                              | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSR0000_01DB                                                        |  |  |
| Bits                                                  | Description                                                                                                  |  |  |
| 63:0                                                  | <b>LastBranchFromIP</b> . Read,Error-on-write,Volatile. Reset: 0000_0000_0000_0000h. Loaded with the segment |  |  |
|                                                       | offset of the branch instruction.                                                                            |  |  |

#### MSR0000\_01DC [Last Branch To IP] (Core::X86::Msr::BR\_TO)

| Read,Error-on-write,Volatile. Reset: 0000_0000_0000_0000h. |                                                                                                                          |  |  |
|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--|--|
| _ccd[7:0                                                   | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSR0000_01DC                                                                    |  |  |
| Bits                                                       | Description                                                                                                              |  |  |
| 63:61                                                      | Reserved.                                                                                                                |  |  |
| 60:0                                                       | 60:0 <b>LastBranchToIP</b> . Read,Error-on-write,Volatile. Reset: 0000_0000_0000_0000h. Holds the target RIP of the last |  |  |
|                                                            | branch that occurred before an exception or interrupt.                                                                   |  |  |

#### MSR0000\_01DD [Last Exception From IP] (Core::X86::Msr::LastExcpFromIp)

| Read,Error-on-write,Volatile. Reset: 0000_0000_0000h. |                                                                                                               |  |  |
|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--|--|
| _ccd[7:0                                              | [7:0]_lthree0_core[7:0]_thread[1:0]; MSR0000_01DD                                                             |  |  |
| Bits                                                  | Description                                                                                                   |  |  |
| 63:0                                                  | <b>LastIntFromIP</b> . Read,Error-on-write,Volatile. Reset: 0000_0000_0000h. Holds the source RIP of the last |  |  |
|                                                       | branch that occurred before the exception or interrupt.                                                       |  |  |

#### MSR0000\_01DE [Last Exception To IP] (Core::X86::Msr::LastExcpToIp)

Read, Error-on-write, Volatile. Reset: 0000\_0000\_0000\_0000h.

| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSR0000_01DE |                                                                                                             |
|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|
| Bits                                                  | Description                                                                                                 |
| 63:61                                                 | Reserved.                                                                                                   |
| 60:0                                                  | <b>LastIntToIP</b> . Read,Error-on-write,Volatile. Reset: 0000_0000_0000h. Holds the target RIP of the last |
|                                                       | branch that occurred before the exception or interrupt.                                                     |

#### MSR0000\_020[0...E] [Variable-Size MTRRs Base] (Core::X86::Msr::MtrrVarBase)

Each MTRR (Core::X86::Msr::MtrrVarBase, Core::X86::Msr::MtrrFix\_64K through Core::X86::Msr::MtrrFix\_4K\_7, or Core::X86::Msr::MTRRdefType) specifies a physical address range and a corresponding memory type (MemType) associated with that range. Setting the memory type to an unsupported value results in a #GP.

The variable-size MTRRs come in pairs of base and mask registers (MSR0000\_0200 and MSR0000\_0201 are the first pair, etc.). Variables MTRRs are enabled through Core::X86::Msr::MTRRdefType[MtrrDefTypeEn]. A core access--with address CPUAddr--is determined to be within the address range of a variable-size MTRR if the following equation is true:

CPUAddr[47:12] & PhyMask[47:12] == PhyBase[47:12] & PhyMask[47:12].

For example, if the variable MTRR spans 256 KB and starts at the 1-MB address the PhyBase would be set to 0\_0010\_0000h and the PhyMask to F\_FFFC\_0000h (with zeros filling in for bits[11:0]). This results in a range from 0\_0010\_0000h to 0\_0013\_FFFFh.

| 0_0010_0000110 0_0018_111111.                |
|----------------------------------------------|
| _ccd[7:0]_lthree0_core[7:0]_n0; MSR0000_0200 |
| _ccd[7:0]_lthree0_core[7:0]_n1; MSR0000_0202 |
| _ccd[7:0]_lthree0_core[7:0]_n2; MSR0000_0204 |
| _ccd[7:0]_lthree0_core[7:0]_n3; MSR0000_0206 |
| _ccd[7:0]_lthree0_core[7:0]_n4; MSR0000_0208 |
| _ccd[7:0]_lthree0_core[7:0]_n5; MSR0000_020A |
| _ccd[7:0]_lthree0_core[7:0]_n6; MSR0000_020C |
| _ccd[7:0]_lthree0_core[7:0]_n7; MSR0000_020E |

## Bits Description

63:48 Reserved.

47:12 **PhyBase: base address**. Read-write. Reset: X\_XXXX\_XXXXh. Physical base address.

11:3 Reserved.

2:0 **MemType**: **memory type**. Read-write. Reset: XXXb. Address range from 00000h to 0FFFFh.

#### ValidValues:

| Value | Description            |
|-------|------------------------|
| 0h    | UC or uncacheable.     |
| 1h    | WC or write combining. |
| 3h-2h | Reserved.              |
| 4h    | WT or write through.   |
| 5h    | WP or write protect.   |
| 6h    | WB or write back.      |
| 7h    | Reserved.              |

#### MSR0000 020[1...F] [Variable-Size MTRRs Mask] (Core::X86::Msr::MtrrVarMask)

|                                              | - ( | , |
|----------------------------------------------|-----|---|
| _ccd[7:0]_lthree0_core[7:0]_n0; MSR0000_0201 |     |   |
| _ccd[7:0]_lthree0_core[7:0]_n1; MSR0000_0203 |     |   |
| _ccd[7:0]_lthree0_core[7:0]_n2; MSR0000_0205 |     |   |
| _ccd[7:0]_lthree0_core[7:0]_n3; MSR0000_0207 |     |   |
| _ccd[7:0]_lthree0_core[7:0]_n4; MSR0000_0209 |     |   |
| _ccd[7:0]_lthree0_core[7:0]_n5; MSR0000_020B |     |   |
| _ccd[7:0]_lthree0_core[7:0]_n6; MSR0000_020D |     |   |
| _ccd[7:0]_lthree0_core[7:0]_n7; MSR0000_020F |     |   |
| Bits Description                             |     |   |
| 63:48 Reserved.                              |     |   |

| 47:12 | 2 <b>PhyMask</b> : address mask. Read-write. Reset: X_XXXX_XXXh. Physical address mask. |  |
|-------|-----------------------------------------------------------------------------------------|--|
| 11    | Valid: valid. Read-write. Reset: X. 1=The variable-size MTRR pair is enabled.           |  |
| 10:0  | Reserved.                                                                               |  |

#### MSR0000\_0250 [Fixed-Size MTRRs] (Core::X86::Msr::MtrrFix\_64K)

See Core::X86::Msr::MtrrVarBase for general MTRR information. Fixed MTRRs are enabled through Core::X86::Msr::MTRRdefType[MtrrDefTypeFixEn,MtrrDefTypeEn]. For addresses below 1-MB, the appropriate Fixed MTRRs override the default access destination. Each fixed MTRR includes two bits, RdDram and WrDram, that determine the destination based on the access type. Writing Reserved MemType values causes an error-on-write.

ccd[7:0] lthree0\_core[7:0]\_nSIZE64K: MSR0000\_0250

| _cca[/:0 | _cccl/:0J_ttnree0_core[/:0J_n5tz_64K; M5K0000_0250                                                                   |  |  |  |
|----------|----------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bits     | Description                                                                                                          |  |  |  |
| 63:61    | Reserved.                                                                                                            |  |  |  |
| 60       | <b>RdDram_64K_70000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the |  |  |  |
|          | range are marked as destined for DRAM.                                                                               |  |  |  |
|          | AccessType: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                   |  |  |  |
|          | Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                             |  |  |  |
| 59       | <b>WrDram_64K_70000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to  |  |  |  |
|          | I I I I I I DDAM                                                                                                     |  |  |  |

the range are marked as destined for DRAM.

AccessType: Core::X86::Msr::SYS\_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:

AccessType: Core::X86::Msr::SYS\_CFG[MtrrFixDramModEn]? Read-write: Read,Error-on-write-1. Reset: Core::X86::Msr::SYS\_CFG[MtrrFixDramModEn]? X: Fixed,0.

58:56 MemType\_64K\_70000: memory type. Read-write. Reset: XXXb.

#### ValidValues:

|       | THE THEORY             |  |  |
|-------|------------------------|--|--|
| Value | Description            |  |  |
| 0h    | UC or uncacheable.     |  |  |
| 1h    | WC or write combining. |  |  |
| 3h-2h | Reserved.              |  |  |
| 4h    | WT or write through.   |  |  |
| 5h    | WP or write protect.   |  |  |
| 6h    | WB or write back.      |  |  |
| 7h    | Reserved.              |  |  |

### 55:53 Reserved.

**RdDram\_64K\_60000: read DRAM**. 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the range are marked as destined for DRAM.

AccessType: Core::X86::Msr::SYS\_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: Core::X86::Msr::SYS\_CFG[MtrrFixDramModEn] ? X : Fixed,0.

WrDram\_64K\_60000: write DRAM. 0=Write accesses to the range are marked as MMIO. 1=Write accesses to the range are marked as destined for DRAM.

 $AccessType: Core::X86::Msr::SYS\_CFG[MtrrFixDramModEn] ? Read-write: Read, Error-on-write-1. Reset: Core::X86::Msr::SYS\_CFG[MtrrFixDramModEn] ? X: Fixed, 0.$ 

50:48 **MemType\_64K\_60000**: **memory type**. Read-write. Reset: XXXb.

#### ValidValues:

| Value | Description            |  |  |
|-------|------------------------|--|--|
| 0h    | UC or uncacheable.     |  |  |
| 1h    | WC or write combining. |  |  |
| 3h-2h | Reserved.              |  |  |
| 4h    | WT or write through.   |  |  |
| 5h    | WP or write protect.   |  |  |
| 6h    | WB or write back.      |  |  |
| 7h    | Reserved.              |  |  |

47:45 Reserved.

| 44     |                                                                                                  | <b>_64K_50000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the                              |  |
|--------|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--|
|        | range are marked as destined for DRAM.                                                           |                                                                                                                                             |  |
|        |                                                                                                  | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0. |  |
| 43     | WrDram                                                                                           | <b>_64K_50000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to                               |  |
|        | the range                                                                                        | are marked as destined for DRAM.                                                                                                            |  |
|        | AccessType: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Rese |                                                                                                                                             |  |
|        | Core::X86                                                                                        | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                            |  |
| 42:40  | MemType_64K_50000: memory type. Read-write. Reset: XXXb.                                         |                                                                                                                                             |  |
|        | ValidValu                                                                                        | ies:                                                                                                                                        |  |
|        | Value                                                                                            | Description                                                                                                                                 |  |
|        | 0h                                                                                               | UC or uncacheable.                                                                                                                          |  |
|        | 1h                                                                                               | WC or write combining.                                                                                                                      |  |
|        | 3h-2h                                                                                            | Reserved.                                                                                                                                   |  |
|        | 4h                                                                                               | WT or write through.                                                                                                                        |  |
|        | 5h                                                                                               | WP or write protect.                                                                                                                        |  |
|        | 6h                                                                                               | WB or write back.                                                                                                                           |  |
|        | 7h                                                                                               | Reserved.                                                                                                                                   |  |
| 39:37  | Reserved.                                                                                        |                                                                                                                                             |  |
| 36     | RdDram                                                                                           | <b>_64K_40000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the                              |  |
|        | range are                                                                                        | marked as destined for DRAM.                                                                                                                |  |
|        |                                                                                                  | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                  |  |
|        |                                                                                                  | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                            |  |
| 35     |                                                                                                  | <b>_64K_40000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to                               |  |
|        |                                                                                                  | are marked as destined for DRAM.                                                                                                            |  |
|        |                                                                                                  | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                  |  |
| 0.4.00 |                                                                                                  | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                            |  |
| 34:32  | MemType_64K_40000: memory type. Read-write. Reset: XXXb.                                         |                                                                                                                                             |  |
|        | ValidValu                                                                                        |                                                                                                                                             |  |
|        | Value                                                                                            | <b>Description</b> UC or uncacheable.                                                                                                       |  |
|        | 0h<br>1h                                                                                         |                                                                                                                                             |  |
|        |                                                                                                  | WC or write combining.                                                                                                                      |  |
|        | 3h-2h                                                                                            | Reserved.                                                                                                                                   |  |
|        | 4h<br>5h                                                                                         | WT or write through.                                                                                                                        |  |
|        | 6h                                                                                               | WP or write protect. WB or write back.                                                                                                      |  |
|        | 7h                                                                                               | Reserved.                                                                                                                                   |  |
| 21.20  | Reserved.                                                                                        |                                                                                                                                             |  |
|        |                                                                                                  |                                                                                                                                             |  |
| 28     |                                                                                                  | <b>_64K_30000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the marked as destined for DRAM. |  |
|        |                                                                                                  | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                  |  |
|        |                                                                                                  | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                            |  |
| 27     |                                                                                                  | <b>64K30000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to                                 |  |
| 27     |                                                                                                  | are marked as destined for DRAM.                                                                                                            |  |
|        |                                                                                                  | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                  |  |
|        |                                                                                                  | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                            |  |
| 26:24  |                                                                                                  | e_64K_30000: memory type. Read-write. Reset: XXXb.                                                                                          |  |
|        | ValidValı                                                                                        |                                                                                                                                             |  |
|        | Value                                                                                            | Description                                                                                                                                 |  |
|        |                                                                                                  | *                                                                                                                                           |  |

|       | 0h                                    | UC or uncacheable.                                                                                             |
|-------|---------------------------------------|----------------------------------------------------------------------------------------------------------------|
|       | 1h                                    | WC or write combining.                                                                                         |
|       | 3h-2h                                 | Reserved.                                                                                                      |
|       | 4h                                    | WT or write through.                                                                                           |
|       | 5h                                    | WP or write protect.                                                                                           |
|       | 6h                                    | WB or write back.                                                                                              |
|       | 7h                                    | Reserved.                                                                                                      |
| 23:21 | Reserved.                             |                                                                                                                |
| 20    | <b>RdDram</b>                         | <b>_64K_20000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the |
|       | range are marked as destined for DDAM |                                                                                                                |

range are marked as destined for DRAM.

AccessType: Core::X86::Msr::SYS\_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: Core::X86::Msr::SYS\_CFG[MtrrFixDramModEn] ? X : Fixed,0.

19 WrDram 64K 20000: write DRAM. 0=Write accesses to the range are marked as MMIO. 1=Write accesses to the range are marked as destined for DRAM.

AccessType: Core::X86::Msr::SYS\_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: Core::X86::Msr::SYS CFG[MtrrFixDramModEn] ? X : Fixed,0.

18:16 **MemType\_64K\_20000**: **memory type**. Read-write. Reset: XXXb.

#### ValidValues:

| Value | Description            |
|-------|------------------------|
| 0h    | UC or uncacheable.     |
| 1h    | WC or write combining. |
| 3h-2h | Reserved.              |
| 4h    | WT or write through.   |
| 5h    | WP or write protect.   |
| 6h    | WB or write back.      |
| 7h    | Reserved.              |

#### 15:13 Reserved.

RdDram\_64K\_10000: read DRAM. 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the 12 range are marked as destined for DRAM.

AccessType: Core::X86::Msr::SYS CFG[MtrrFixDramModEn]? Read-write: Read,Error-on-write-1. Reset: Core::X86::Msr::SYS\_CFG[MtrrFixDramModEn] ? X : Fixed,0.

**WrDram 64K 10000**: **write DRAM**. 0=Write accesses to the range are marked as MMIO. 1=Write accesses to 11 the range are marked as destined for DRAM.

AccessType: Core::X86::Msr::SYS\_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: Core::X86::Msr::SYS\_CFG[MtrrFixDramModEn]? X: Fixed,0.

MemType\_64K\_10000: memory type. Read-write. Reset: XXXb. 10:8

#### ValidValues:

| Value | Description            |  |  |
|-------|------------------------|--|--|
| 0h    | UC or uncacheable.     |  |  |
| 1h    | WC or write combining. |  |  |
| 3h-2h | Reserved.              |  |  |
| 4h    | WT or write through.   |  |  |
| 5h    | WP or write protect.   |  |  |
| 6h    | WB or write back.      |  |  |
| 7h    | Reserved.              |  |  |

#### 7:5 Reserved.

RdDram\_64K\_00000: read DRAM. 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the range are marked as destined for DRAM. Address range from 00000h to 0FFFFh. Core::X86::Msr::SYS\_CFG[MtrrFixDramEn,MtrrFixDramModEn] masks reads of the stored value.

|     |                                                                                                     | AccessType: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: |  |  |
|-----|-----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|--|--|
|     |                                                                                                     | Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                           |  |  |
| 3   | WrDram_64K_00000: write DRAM. 0=Write accesses to the range are marked as MMIO. 1=Write accesses to |                                                                                                    |  |  |
|     | the range                                                                                           | e range are marked as destined for DRAM. Address range from 00000h to 0FFFFh.                      |  |  |
|     | Core::X8                                                                                            | Core::X86::Msr::SYS_CFG[MtrrFixDramEn,MtrrFixDramModEn] masks reads of the stored value.           |  |  |
|     | AccessTy                                                                                            | AccessType: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: |  |  |
|     | Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                            |                                                                                                    |  |  |
| 2:0 | MemType_64K_00000: memory type. Read-write. Reset: XXXb. Address range from 00000h to 0FFFFh.       |                                                                                                    |  |  |
|     | ValidValues:                                                                                        |                                                                                                    |  |  |
|     | Value                                                                                               | Description                                                                                        |  |  |
|     | 0h                                                                                                  | UC or uncacheable.                                                                                 |  |  |
|     | 1h                                                                                                  | WC or write combining.                                                                             |  |  |
|     | 3h-2h                                                                                               | Reserved.                                                                                          |  |  |
|     | 4h                                                                                                  | WT or write through.                                                                               |  |  |
|     | 5h                                                                                                  | WP or write protect.                                                                               |  |  |
|     | 6h                                                                                                  | WB or write back.                                                                                  |  |  |
|     | 7h                                                                                                  | Reserved.                                                                                          |  |  |

#### MSR0000\_0258 [Fixed-Size MTRRs] (Core::X86::Msr::MtrrFix\_16K\_0)

See Core::X86::Msr::MtrrVarBase for general MTRR information. Fixed MTRRs are enabled through Core::X86::Msr::MTRRdefType[MtrrDefTypeFixEn,MtrrDefTypeEn]. For addresses below 1-MB, the appropriate Fixed MTRRs override the default access destination. Each fixed MTRR includes two bits, RdDram and WrDram, that determine the destination based on the access type. Writing Reserved MemType values causes an error-on-write.

\_ccd[7:0]\_lthree0\_core[7:0]\_nSIZE16K0; MSR0000\_0258

| Bits  | Description                                                                                                         |  |  |
|-------|---------------------------------------------------------------------------------------------------------------------|--|--|
| 63:61 | Reserved.                                                                                                           |  |  |
| 60    | RdDram_16K_9C000: read DRAM. 0=Read accesses to the range are marked as MMIO. 1=Read accesses to                    |  |  |
|       | the range are marked as destined for DRAM.                                                                          |  |  |
|       | AccessType: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                  |  |  |
|       | Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                            |  |  |
| 59    | <b>WrDram_16K_9C000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to |  |  |
|       | the range are marked as destined for DRAM.                                                                          |  |  |
|       | AccessType: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                  |  |  |
|       | Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                            |  |  |
| 58:56 | MemType_16K_9C000: memory type. Read-write. Reset: XXXb.                                                            |  |  |
|       | VolkdVolvee                                                                                                         |  |  |

| valia vai | vana varues.           |  |  |
|-----------|------------------------|--|--|
| Value     | Description            |  |  |
| 0h        | UC or uncacheable.     |  |  |
| 1h        | WC or write combining. |  |  |
| 3h-2h     | Reserved.              |  |  |
| 4h        | WT or write through.   |  |  |
| 5h        | WP or write protect.   |  |  |
| 6h        | WB or write back.      |  |  |
| 7h        | Reserved.              |  |  |
|           |                        |  |  |

#### 55:53 Reserved.

**RdDram\_16K\_98000: read DRAM**. 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the range are marked as destined for DRAM.

 $AccessType: Core::X86::Msr::SYS\_CFG[MtrrFixDramModEn] ? Read-write: Read, Error-on-write-1. Reset: Core::X86::Msr::SYS\_CFG[MtrrFixDramModEn] ? X: Fixed, 0.$ 

51 **WrDram\_16K\_98000**: **write DRAM**. 0=Write accesses to the range are marked as MMIO. 1=Write accesses to

|       | l l l : 16 BBANG                                                                                                   |                                                                                                                                                 |  |  |
|-------|--------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| -     | the range are marked as destined for DRAM.                                                                         |                                                                                                                                                 |  |  |
|       | AccessType: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                 |                                                                                                                                                 |  |  |
|       | Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.  MemType_16K_98000: memory type. Read-write. Reset: XXXb. |                                                                                                                                                 |  |  |
| 50:48 | ValidValı                                                                                                          | * *=                                                                                                                                            |  |  |
|       | Value                                                                                                              |                                                                                                                                                 |  |  |
|       | 0h                                                                                                                 | Description UC or uncacheable.                                                                                                                  |  |  |
|       | 1h                                                                                                                 |                                                                                                                                                 |  |  |
|       |                                                                                                                    | WC or write combining. Reserved.                                                                                                                |  |  |
|       |                                                                                                                    |                                                                                                                                                 |  |  |
|       | 4h                                                                                                                 | WT or write through.                                                                                                                            |  |  |
|       | 5h                                                                                                                 | WP or write protect.                                                                                                                            |  |  |
|       | 6h                                                                                                                 | WB or write back.                                                                                                                               |  |  |
|       | 7h                                                                                                                 | Reserved.                                                                                                                                       |  |  |
|       | Reserved.                                                                                                          |                                                                                                                                                 |  |  |
|       |                                                                                                                    | <b>_16K_94000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the                                  |  |  |
| -     |                                                                                                                    | marked as destined for DRAM.                                                                                                                    |  |  |
|       | Accessity                                                                                                          | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                      |  |  |
|       |                                                                                                                    | 5::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.  _16K_94000: write DRAM. 0=Write accesses to the range are marked as MMIO. 1=Write accesses to |  |  |
|       |                                                                                                                    | are marked as destined for DRAM.                                                                                                                |  |  |
| -     |                                                                                                                    | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                      |  |  |
|       |                                                                                                                    | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                                |  |  |
|       |                                                                                                                    | e_16K_94000: memory type. Read-write. Reset: XXXb.                                                                                              |  |  |
| 42.40 | ValidValues:                                                                                                       |                                                                                                                                                 |  |  |
|       | Value                                                                                                              | Description                                                                                                                                     |  |  |
|       | 0h                                                                                                                 | UC or uncacheable.                                                                                                                              |  |  |
|       | 1h                                                                                                                 | WC or write combining.                                                                                                                          |  |  |
|       |                                                                                                                    | Reserved.                                                                                                                                       |  |  |
|       | 4h                                                                                                                 | WT or write through.                                                                                                                            |  |  |
|       | 5h                                                                                                                 | WP or write protect.                                                                                                                            |  |  |
|       | 6h                                                                                                                 | WB or write back.                                                                                                                               |  |  |
|       | 7h                                                                                                                 | Reserved.                                                                                                                                       |  |  |
| 39:37 | Reserved.                                                                                                          |                                                                                                                                                 |  |  |
|       |                                                                                                                    | <b>_16K_90000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the                                  |  |  |
|       |                                                                                                                    | marked as destined for DRAM.                                                                                                                    |  |  |
|       |                                                                                                                    | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                      |  |  |
|       |                                                                                                                    | 5::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                                |  |  |
| 35    | <b>WrDram_16K_90000: write DRAM.</b> 0=Write accesses to the range are marked as MMIO. 1=Write accesses to         |                                                                                                                                                 |  |  |
|       | the range                                                                                                          | are marked as destined for DRAM.                                                                                                                |  |  |
|       |                                                                                                                    | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                      |  |  |
|       |                                                                                                                    | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                                |  |  |
| 34:32 | MemType_16K_90000: memory type. Read-write. Reset: XXXb.                                                           |                                                                                                                                                 |  |  |
|       | ValidValues:                                                                                                       |                                                                                                                                                 |  |  |
|       | Value                                                                                                              | Description                                                                                                                                     |  |  |
|       | 0h                                                                                                                 | UC or uncacheable.                                                                                                                              |  |  |
|       | 1h                                                                                                                 | WC or write combining.                                                                                                                          |  |  |
|       | 3h-2h                                                                                                              | Reserved.                                                                                                                                       |  |  |
|       | 4h                                                                                                                 | WT or write through.                                                                                                                            |  |  |
|       | 5h                                                                                                                 | WP or write protect.                                                                                                                            |  |  |

|       | 6h        | WB or write back.                                                                                                                              |  |
|-------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------|--|
|       | 7h        | Reserved.                                                                                                                                      |  |
| 31:29 | Reserved. |                                                                                                                                                |  |
| 28    |           | <b>_16K_8C000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to are marked as destined for DRAM.    |  |
|       |           | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.    |  |
| 27    | WrDram    | <b>_16K_8C000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to are marked as destined for DRAM. |  |
|       | AccessTy  | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.    |  |
| 26.24 |           | e_16K_8C000: memory type. Read-write. Reset: XXXb.                                                                                             |  |
| 20.24 | ValidValı |                                                                                                                                                |  |
|       | Value     | Description Description                                                                                                                        |  |
|       | 0h        | UC or uncacheable.                                                                                                                             |  |
|       |           |                                                                                                                                                |  |
|       | 1h        | WC or write combining.                                                                                                                         |  |
|       | 3h-2h     | Reserved.                                                                                                                                      |  |
|       | 4h        | WT or write through.                                                                                                                           |  |
|       | 5h        | WP or write protect.                                                                                                                           |  |
|       | 6h        | WB or write back.                                                                                                                              |  |
|       | 7h        | Reserved.                                                                                                                                      |  |
| 23:21 | Reserved  |                                                                                                                                                |  |
| 20    |           | <b>_16K_88000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the marked as destined for DRAM.    |  |
|       |           | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.    |  |
|       |           | <b>_16K_88000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to are marked as destined for DRAM. |  |
|       | AccessTy  | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.    |  |
|       |           | e_16K_88000: memory type. Read-write. Reset: XXXb.                                                                                             |  |
|       | ValidValı |                                                                                                                                                |  |
|       | Value     | Description                                                                                                                                    |  |
|       | 0h        | UC or uncacheable.                                                                                                                             |  |
|       | 1h        | WC or write combining.                                                                                                                         |  |
|       | 3h-2h     | Reserved.                                                                                                                                      |  |
|       | 4h        | WT or write through.                                                                                                                           |  |
|       | 5h        |                                                                                                                                                |  |
|       |           | WP or write protect.                                                                                                                           |  |
|       | 6h        | WB or write back.                                                                                                                              |  |
|       | 7h        | Reserved.                                                                                                                                      |  |
|       | Reserved  |                                                                                                                                                |  |
| 12    | range are | <b>_16K_84000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the marked as destined for DRAM.    |  |
|       |           | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.    |  |
| 11    | WrDram    | <b>_16K_84000</b> : write <b>DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to                                  |  |
|       |           | are marked as destined for DRAM.                                                                                                               |  |
|       |           | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                     |  |
|       | Core::X8  | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                               |  |

| 10:8 | MemType_16K_84000: memory type. Read-write. Reset: XXXb. |                                                                                                               |  |  |
|------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--|--|
|      | ValidValı                                                | ValidValues:                                                                                                  |  |  |
|      | Value                                                    | Description                                                                                                   |  |  |
|      | 0h                                                       | UC or uncacheable.                                                                                            |  |  |
|      | 1h                                                       | WC or write combining.                                                                                        |  |  |
|      | 3h-2h                                                    | Reserved.                                                                                                     |  |  |
|      | 4h                                                       | WT or write through.                                                                                          |  |  |
|      | 5h                                                       | WP or write protect.                                                                                          |  |  |
|      | 6h                                                       | WB or write back.                                                                                             |  |  |
|      | 7h                                                       | Reserved.                                                                                                     |  |  |
| 7:5  | Reserved                                                 | ,                                                                                                             |  |  |
| 4    |                                                          | <b>_16K_80000: read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the        |  |  |
|      |                                                          | marked as destined for DRAM. Address range from 80000h to 83FFFh.                                             |  |  |
|      |                                                          | 6::Msr::SYS_CFG[MtrrFixDramEn,MtrrFixDramModEn] masks reads of the stored value.                              |  |  |
|      |                                                          | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                    |  |  |
|      |                                                          | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |  |  |
| 3    |                                                          | <b>_16K_80000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to |  |  |
|      |                                                          | are marked as destined for DRAM. Address range from 80000h to 83FFFh.                                         |  |  |
|      |                                                          | 6::Msr::SYS_CFG[MtrrFixDramEn,MtrrFixDramModEn] masks reads of the stored value.                              |  |  |
|      |                                                          | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                    |  |  |
|      |                                                          | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |  |  |
| 2:0  |                                                          | <b>e_16K_80000</b> : <b>memory type</b> . Read-write. Reset: XXXb. Address range from 80000h to 83FFFh.       |  |  |
|      | ValidVal                                                 |                                                                                                               |  |  |
|      | Value                                                    | Description                                                                                                   |  |  |
|      | 0h                                                       | UC or uncacheable.                                                                                            |  |  |
|      | 1h                                                       | WC or write combining.                                                                                        |  |  |
|      | 3h-2h                                                    | Reserved.                                                                                                     |  |  |
|      | 4h                                                       | WT or write through.                                                                                          |  |  |
|      | 5h                                                       | WP or write protect.                                                                                          |  |  |
|      | 6h                                                       | WB or write back.                                                                                             |  |  |
|      | 7h                                                       | Reserved.                                                                                                     |  |  |

#### MSR0000\_0259 [Fixed-Size MTRRs] (Core::X86::Msr::MtrrFix\_16K\_1)

See Core::X86::Msr::MtrrVarBase for general MTRR information. Fixed MTRRs are enabled through Core::X86::Msr::MTRRdefType[MtrrDefTypeFixEn,MtrrDefTypeEn]. For addresses below 1 MB, the appropriate Fixed MTRRs override the default access destination. Each fixed MTRR includes two bits, RdDram and WrDram, that determine the destination based on the access type. Writing Reserved MemType values causes an error-on-write.

| ccd[7:0] lthree0 | core[7:0] | nSIZE16K1: MSR0000 ( | 0259 |
|------------------|-----------|----------------------|------|

| _ccu[7.0 | cu[/.0]_nnieeo_core[/.0]_nnieeo_core                                                                                |  |  |
|----------|---------------------------------------------------------------------------------------------------------------------|--|--|
| Bits     | Description                                                                                                         |  |  |
| 63:61    | Reserved.                                                                                                           |  |  |
| 60       | <b>RdDram_16K_BC000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to    |  |  |
|          | the range are marked as destined for DRAM.                                                                          |  |  |
|          | AccessType: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                  |  |  |
|          | Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                            |  |  |
| 59       | <b>WrDram_16K_BC000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to |  |  |
|          | the range are marked as destined for DRAM.                                                                          |  |  |
|          | AccessType: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                  |  |  |
|          | Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                            |  |  |
| 58:56    | MemType_16K_BC000: memory type. Read-write. Reset: XXXb.                                                            |  |  |
|          | ValidValues:                                                                                                        |  |  |

|       | Value                                                    | Description                                                                                                   |  |
|-------|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--|
|       | 0h                                                       | UC or uncacheable.                                                                                            |  |
|       | 1h                                                       | WC or write combining.                                                                                        |  |
|       | 3h-2h                                                    | Reserved.                                                                                                     |  |
|       | 4h                                                       | WT or write through.                                                                                          |  |
|       | 5h                                                       | WP or write protect.                                                                                          |  |
|       | 6h                                                       | WB or write back.                                                                                             |  |
|       | 7h                                                       | Reserved.                                                                                                     |  |
| 55:53 | Reserved.                                                |                                                                                                               |  |
| 52    | RdDram                                                   | <b>_16K_B8000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to    |  |
|       |                                                          | are marked as destined for DRAM.                                                                              |  |
| 1     | AccessTy                                                 | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                    |  |
|       | Core::X86                                                | 5::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |  |
| 51    | WrDram                                                   | <b>_16K_B8000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to |  |
|       | the range                                                | are marked as destined for DRAM.                                                                              |  |
|       |                                                          | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                    |  |
|       | Core::X86                                                | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |  |
| 50:48 | MemTyp                                                   | e_16K_B8000: memory type. Read-write. Reset: XXXb.                                                            |  |
|       | ValidValu                                                | ies:                                                                                                          |  |
|       | Value                                                    | Description                                                                                                   |  |
|       | 0h                                                       | UC or uncacheable.                                                                                            |  |
|       | 1h                                                       | WC or write combining.                                                                                        |  |
|       | 3h-2h                                                    | Reserved.                                                                                                     |  |
|       | 4h                                                       | WT or write through.                                                                                          |  |
|       | 5h                                                       | WP or write protect.                                                                                          |  |
|       | 6h                                                       | WB or write back.                                                                                             |  |
|       | 7h                                                       | Reserved.                                                                                                     |  |
| 47:45 | Reserved.                                                |                                                                                                               |  |
| 44    |                                                          | <b>_16K_B4000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to    |  |
|       |                                                          | are marked as destined for DRAM.                                                                              |  |
| -     |                                                          | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                    |  |
|       |                                                          | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |  |
| 43    | WrDram                                                   | <b>_16K_B4000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to |  |
|       | the range                                                | are marked as destined for DRAM.                                                                              |  |
|       | AccessTy                                                 | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                    |  |
|       | Core::X86                                                | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |  |
| 42:40 | MemType_16K_B4000: memory type. Read-write. Reset: XXXb. |                                                                                                               |  |
|       | ValidValu                                                | ies:                                                                                                          |  |
|       | Value                                                    | Description                                                                                                   |  |
|       | 0h                                                       | UC or uncacheable.                                                                                            |  |
|       | 1h                                                       | WC or write combining.                                                                                        |  |
|       | 3h-2h                                                    | Reserved.                                                                                                     |  |
|       | 4h                                                       | WT or write through.                                                                                          |  |
|       | 5h                                                       | WP or write protect.                                                                                          |  |
|       | 6h                                                       | WB or write back.                                                                                             |  |
|       | 7h                                                       | Reserved.                                                                                                     |  |
| 39:37 | Reserved.                                                |                                                                                                               |  |
|       |                                                          | <b>_16K_B0000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to    |  |
|       | the range are marked as destined for DRAM.               |                                                                                                               |  |

|       |                                                                                                                                                                | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0. |  |  |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 35    | WrDram                                                                                                                                                         | WrDram_16K_B0000: write DRAM. 0=Write accesses to the range are marked as MMIO. 1=Write accesses to                                         |  |  |
|       |                                                                                                                                                                | are marked as destined for DRAM.                                                                                                            |  |  |
|       |                                                                                                                                                                | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                  |  |  |
|       |                                                                                                                                                                | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                            |  |  |
| 34:32 |                                                                                                                                                                | e_16K_B0000: memory type. Read-write. Reset: XXXb.                                                                                          |  |  |
|       | ValidValu                                                                                                                                                      | les:                                                                                                                                        |  |  |
|       | Value                                                                                                                                                          | Description                                                                                                                                 |  |  |
|       | 0h                                                                                                                                                             | UC or uncacheable.                                                                                                                          |  |  |
|       | 1h                                                                                                                                                             | WC or write combining.                                                                                                                      |  |  |
|       | 3h-2h                                                                                                                                                          | Reserved.                                                                                                                                   |  |  |
|       | 4h                                                                                                                                                             | WT or write through.                                                                                                                        |  |  |
|       | 5h                                                                                                                                                             | WP or write protect.                                                                                                                        |  |  |
|       | 6h                                                                                                                                                             | WB or write back.                                                                                                                           |  |  |
|       | 7h                                                                                                                                                             | Reserved.                                                                                                                                   |  |  |
| 31:29 | Reserved.                                                                                                                                                      |                                                                                                                                             |  |  |
| 28    |                                                                                                                                                                | <b>_16K_AC000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to                                  |  |  |
|       |                                                                                                                                                                | are marked as destined for DRAM.                                                                                                            |  |  |
|       |                                                                                                                                                                | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                  |  |  |
|       |                                                                                                                                                                | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                            |  |  |
| 27    |                                                                                                                                                                | <b>_16K_AC000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to                               |  |  |
|       |                                                                                                                                                                | are marked as destined for DRAM.                                                                                                            |  |  |
|       |                                                                                                                                                                | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                  |  |  |
| 20.24 |                                                                                                                                                                | 5::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                            |  |  |
| 26:24 |                                                                                                                                                                | MemType_16K_AC000: memory type. Read-write. Reset: XXXb.                                                                                    |  |  |
|       | ValidValues:  Value Description                                                                                                                                |                                                                                                                                             |  |  |
|       |                                                                                                                                                                | UC or uncacheable.                                                                                                                          |  |  |
|       | 0h                                                                                                                                                             |                                                                                                                                             |  |  |
|       | 1h                                                                                                                                                             | WC or write combining.                                                                                                                      |  |  |
|       | 3h-2h                                                                                                                                                          | Reserved.                                                                                                                                   |  |  |
|       | 4h                                                                                                                                                             | WT or write through.                                                                                                                        |  |  |
|       | 5h                                                                                                                                                             | WP or write protect.                                                                                                                        |  |  |
|       | 6h                                                                                                                                                             | WB or write back.                                                                                                                           |  |  |
| 22.24 | 7h                                                                                                                                                             | Reserved.                                                                                                                                   |  |  |
|       | Reserved.                                                                                                                                                      |                                                                                                                                             |  |  |
| 20    |                                                                                                                                                                | _16K_A8000: read DRAM. 0=Read accesses to the range are marked as MMIO. 1=Read accesses to                                                  |  |  |
|       |                                                                                                                                                                | are marked as destined for DRAM.                                                                                                            |  |  |
|       |                                                                                                                                                                | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                  |  |  |
| 19    | Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                                       |                                                                                                                                             |  |  |
| 19    | <b>WrDram_16K_A8000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to the range are marked as destined for DRAM. |                                                                                                                                             |  |  |
|       | AccessType: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                             |                                                                                                                                             |  |  |
|       | Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                                       |                                                                                                                                             |  |  |
| 18:16 | 6 MemType_16K_A8000: memory type. Read-write. Reset: XXXb.                                                                                                     |                                                                                                                                             |  |  |
| 13,10 | ValidValues:                                                                                                                                                   |                                                                                                                                             |  |  |
|       | Value                                                                                                                                                          | Description                                                                                                                                 |  |  |
|       | 0h                                                                                                                                                             | UC or uncacheable.                                                                                                                          |  |  |
|       | 1h                                                                                                                                                             | WC or write combining.                                                                                                                      |  |  |
|       |                                                                                                                                                                | , - <del>- 0</del>                                                                                                                          |  |  |

|                                                                                                               | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4h                                                                                                            | WT or write through.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 5h                                                                                                            | WP or write protect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 6h                                                                                                            | WB or write back.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 7h                                                                                                            | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Reserved.                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                                               | <b>_16K_A4000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                                                                               | are marked as destined for DRAM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                                               | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                                                                               | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                                               | <b>_16K_A4000</b> : write DRAM. 0=Write accesses to the range are marked as MMIO. 1=Write accesses to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                                                                                               | are marked as destined for DRAM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                                               | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                                                                               | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                                               | e_16K_A4000: memory type. Read-write. Reset: XXXb.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                                               | Description  I.G. and the skills of the skil |
|                                                                                                               | UC or uncacheable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                               | WC or write combining.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| _                                                                                                             | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                               | WT or write through.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                                                               | WP or write protect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                                                               | WB or write back.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                                                                               | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                                               | <b>_16K_A0000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                                                                               | are marked as destined for DRAM. Address range from A0000h to A3FFFh.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                                                                                               | 6::Msr::SYS_CFG[MtrrFixDramEn,MtrrFixDramModEn] masks reads of the stored value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                                               | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                                                                               | <b>_16K_A0000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                               | are marked as destined for DRAM. Address range from A0000h to A3FFFh.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                                                                                               | 6::Msr::SYS_CFG[MtrrFixDramEn,MtrrFixDramModEn] masks reads of the stored value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                                               | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                                                                               | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| <b>MemType_16K_A0000</b> : <b>memory type</b> . Read-write. Reset: XXXb. Address range from A0000h to A3FFFh. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| ValidValues:                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Value                                                                                                         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 0h                                                                                                            | UC or uncacheable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 1h                                                                                                            | WC or write combining.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 3h-2h                                                                                                         | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 4h                                                                                                            | WT or write through.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 5h                                                                                                            | WP or write protect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 6h                                                                                                            | WB or write back.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 7h                                                                                                            | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                               | 5h 6h 7h Reserved. RdDram the range AccessTy Core::X80 WrDram the range AccessTy Core::X80 MemTyp ValidValue 0h 1h 3h-2h 4h 5h 6h 7h Reserved. RdDram the range Core::X80 WrDram the range Core::X80 WrDram the range Core::X80 MemTyp ValidValue 0h 1h 3h-2h 4h 5h 6h 7h Reserved. AccessTy Core::X80 WrDram the range Core::X80 WrDram the range Core::X80 AccessTy Core::X80 Access |

### MSR0000\_0268 [Fixed-Size MTRRs] (Core::X86::Msr::MtrrFix\_4K\_0)

See Core::X86::Msr::MtrrVarBase for general MTRR information. Fixed MTRRs are enabled through Core::X86::Msr::MTRRdefType[MtrrDefTypeFixEn,MtrrDefTypeEn]. For addresses below 1-MB, the appropriate Fixed MTRRs override the default access destination. Each fixed MTRR includes two bits, RdDram and WrDram, that

| dotorna                                                                                                                     | ermine the destination based on the access type. Writing Reserved MemType values causes an error-on-write. |                                                                                                                                             |  |  |
|-----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                                                                                                             | lithree0_core[7:0]_nSIZE4K0; MSR0000_0268                                                                  |                                                                                                                                             |  |  |
| Bits                                                                                                                        | Description                                                                                                |                                                                                                                                             |  |  |
|                                                                                                                             | Reserved.                                                                                                  |                                                                                                                                             |  |  |
| 60                                                                                                                          |                                                                                                            | <b>_4K_C7000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the                               |  |  |
| 60                                                                                                                          |                                                                                                            | marked as destined for DRAM.                                                                                                                |  |  |
|                                                                                                                             |                                                                                                            | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                  |  |  |
|                                                                                                                             |                                                                                                            | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                            |  |  |
| 59                                                                                                                          |                                                                                                            | <b>_4K_C7000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to                                |  |  |
|                                                                                                                             |                                                                                                            | are marked as destined for DRAM.                                                                                                            |  |  |
|                                                                                                                             |                                                                                                            | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                  |  |  |
| 50.50                                                                                                                       |                                                                                                            | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                            |  |  |
| 58:56                                                                                                                       |                                                                                                            | e_4K_C7000: memory type. Read-write. Reset: XXXb.                                                                                           |  |  |
|                                                                                                                             | ValidValu                                                                                                  |                                                                                                                                             |  |  |
|                                                                                                                             | Value                                                                                                      | Description                                                                                                                                 |  |  |
|                                                                                                                             | 0h                                                                                                         | UC or uncacheable.                                                                                                                          |  |  |
|                                                                                                                             | 1h                                                                                                         | WC or write combining.                                                                                                                      |  |  |
|                                                                                                                             | 3h-2h                                                                                                      | Reserved.                                                                                                                                   |  |  |
|                                                                                                                             | 4h                                                                                                         | WT or write through.                                                                                                                        |  |  |
|                                                                                                                             | 5h                                                                                                         | WP or write protect.                                                                                                                        |  |  |
|                                                                                                                             | 6h                                                                                                         | WB or write back.                                                                                                                           |  |  |
|                                                                                                                             | 7h                                                                                                         | Reserved.                                                                                                                                   |  |  |
| 55:53                                                                                                                       | Reserved.                                                                                                  |                                                                                                                                             |  |  |
| 52                                                                                                                          |                                                                                                            | <b>_4K_C6000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the                               |  |  |
|                                                                                                                             |                                                                                                            | ange are marked as destined for DRAM.                                                                                                       |  |  |
| AccessType: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-w                                        |                                                                                                            |                                                                                                                                             |  |  |
|                                                                                                                             |                                                                                                            | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                            |  |  |
| 51                                                                                                                          |                                                                                                            | <b>_4K_C6000</b> : write <b>DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to                                |  |  |
|                                                                                                                             |                                                                                                            | are marked as destined for DRAM.  pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                |  |  |
|                                                                                                                             |                                                                                                            | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0. |  |  |
| E0.49                                                                                                                       |                                                                                                            | e_4K_C6000: memory type. Read-write. Reset: XXXb.                                                                                           |  |  |
| 50.40                                                                                                                       | ValidValı                                                                                                  | · ·-                                                                                                                                        |  |  |
|                                                                                                                             | _                                                                                                          | Description                                                                                                                                 |  |  |
|                                                                                                                             | Value<br>0h                                                                                                | UC or uncacheable.                                                                                                                          |  |  |
|                                                                                                                             | 1h                                                                                                         | WC or write combining.                                                                                                                      |  |  |
|                                                                                                                             | 3h-2h                                                                                                      | Reserved.                                                                                                                                   |  |  |
|                                                                                                                             | 4h                                                                                                         | WT or write through.                                                                                                                        |  |  |
|                                                                                                                             | 5h                                                                                                         | WP or write protect.                                                                                                                        |  |  |
|                                                                                                                             | 6h                                                                                                         | WB or write back.                                                                                                                           |  |  |
|                                                                                                                             | 7h                                                                                                         | Reserved.                                                                                                                                   |  |  |
| 47.45                                                                                                                       |                                                                                                            |                                                                                                                                             |  |  |
|                                                                                                                             | Reserved.                                                                                                  |                                                                                                                                             |  |  |
| 44                                                                                                                          |                                                                                                            | <b>_4K_C5000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the                               |  |  |
| range are marked as destined for DRAM.  AccessTypes Corouv Secular SVS CECIMery Eigen ModEn 12 Dood surity at Dood Error of |                                                                                                            | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                  |  |  |
|                                                                                                                             |                                                                                                            | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                            |  |  |
| 43                                                                                                                          |                                                                                                            | <b>_4K_C5000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to                                |  |  |
| <del>-1</del> 0                                                                                                             |                                                                                                            | are marked as destined for DRAM.                                                                                                            |  |  |
|                                                                                                                             |                                                                                                            | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                  |  |  |
|                                                                                                                             |                                                                                                            | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                            |  |  |
|                                                                                                                             |                                                                                                            |                                                                                                                                             |  |  |

| 42.40 | MemTvn    | e_4K_C5000: memory type. Read-write. Reset: XXXb.                                                             |
|-------|-----------|---------------------------------------------------------------------------------------------------------------|
| 42.40 | ValidValı |                                                                                                               |
|       | Value     | Description                                                                                                   |
|       | 0h        | UC or uncacheable.                                                                                            |
|       | 1h        | WC or write combining.                                                                                        |
|       | 3h-2h     | Reserved.                                                                                                     |
|       | 4h        | WT or write through.                                                                                          |
|       | 5h        | WP or write protect.                                                                                          |
|       | 6h        | WB or write back.                                                                                             |
|       | 7h        | Reserved.                                                                                                     |
| 39:37 | Reserved. |                                                                                                               |
|       |           | <b>_4K_C4000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the |
|       |           | marked as destined for DRAM.                                                                                  |
| l –   |           | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                    |
|       |           | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |
| 35    |           | <b>_4K_C4000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to  |
|       |           | are marked as destined for DRAM.                                                                              |
|       |           | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                    |
|       |           | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |
| 34:32 | MemTyp    | e_4K_C4000: memory type. Read-write. Reset: XXXb.                                                             |
|       | ValidValı |                                                                                                               |
|       | Value     | Description                                                                                                   |
|       | 0h        | UC or uncacheable.                                                                                            |
|       | 1h        | WC or write combining.                                                                                        |
|       | 3h-2h     | Reserved.                                                                                                     |
|       | 4h        | WT or write through.                                                                                          |
|       | 5h        | WP or write protect.                                                                                          |
|       | 6h        | WB or write back.                                                                                             |
|       | 7h        | Reserved.                                                                                                     |
| 31:29 | Reserved. |                                                                                                               |
|       |           | <b>_4K_C3000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the |
|       |           | marked as destined for DRAM.                                                                                  |
| l –   |           | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                    |
|       |           | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |
| 27    | WrDram    | <b>_4K_C3000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to  |
|       | the range | are marked as destined for DRAM.                                                                              |
|       | AccessTy  | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                    |
|       | Core::X8  | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |
| 26:24 | MemTyp    | e_4K_C3000: memory type. Read-write. Reset: XXXb.                                                             |
|       | ValidValu | les:                                                                                                          |
|       | Value     | Description                                                                                                   |
|       | 0h        | UC or uncacheable.                                                                                            |
|       | 1h        | WC or write combining.                                                                                        |
|       | 3h-2h     | Reserved.                                                                                                     |
|       | 4h        | WT or write through.                                                                                          |
|       | 5h        | WP or write protect.                                                                                          |
|       | 6h        | WB or write back.                                                                                             |
|       | 7h        | Reserved.                                                                                                     |
| 23:21 | Reserved. |                                                                                                               |

| 20    |                                                                                              | <b>_4K_C2000: read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the                                       |  |  |
|-------|----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|       | range are marked as destined for DRAM.                                                       |                                                                                                                                             |  |  |
|       |                                                                                              | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0. |  |  |
| 19    | WrDram                                                                                       | <b>_4K_C2000</b> : write DRAM. 0=Write accesses to the range are marked as MMIO. 1=Write accesses to                                        |  |  |
|       | the range                                                                                    | are marked as destined for DRAM.                                                                                                            |  |  |
|       |                                                                                              | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0. |  |  |
| 10.16 |                                                                                              | e_4K_C2000: memory type. Read-write. Reset: XXXb.                                                                                           |  |  |
| 10.10 | ValidValı                                                                                    |                                                                                                                                             |  |  |
|       | Value                                                                                        |                                                                                                                                             |  |  |
|       |                                                                                              | UC or uncacheable.                                                                                                                          |  |  |
|       | 0h                                                                                           |                                                                                                                                             |  |  |
|       | 1h                                                                                           | WC or write combining.                                                                                                                      |  |  |
|       | 3h-2h                                                                                        | Reserved.                                                                                                                                   |  |  |
|       | 4h                                                                                           | WT or write through.                                                                                                                        |  |  |
|       | 5h                                                                                           | WP or write protect.                                                                                                                        |  |  |
|       | 6h                                                                                           | WB or write back.                                                                                                                           |  |  |
|       | 7h                                                                                           | Reserved.                                                                                                                                   |  |  |
| 15:13 | Reserved                                                                                     |                                                                                                                                             |  |  |
| 12    | RdDram                                                                                       | <b>_4K_C1000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the                               |  |  |
|       | range are                                                                                    | marked as destined for DRAM.                                                                                                                |  |  |
|       | AccessTy                                                                                     | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                  |  |  |
|       | Core::X8                                                                                     | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                            |  |  |
| 11    |                                                                                              | <b>_4K_C1000</b> : write DRAM. 0=Write accesses to the range are marked as MMIO. 1=Write accesses to                                        |  |  |
|       | the range                                                                                    | are marked as destined for DRAM.                                                                                                            |  |  |
|       |                                                                                              | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                  |  |  |
|       | Core::X8                                                                                     | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                            |  |  |
| 10:8  | MemTyp                                                                                       | MemType_4K_C1000: memory type. Read-write. Reset: XXXb.                                                                                     |  |  |
|       | ValidValu                                                                                    | ValidValues:                                                                                                                                |  |  |
|       | Value                                                                                        | Description                                                                                                                                 |  |  |
|       | 0h                                                                                           | UC or uncacheable.                                                                                                                          |  |  |
|       | 1h                                                                                           | WC or write combining.                                                                                                                      |  |  |
|       | 3h-2h                                                                                        | Reserved.                                                                                                                                   |  |  |
|       | 4h                                                                                           | WT or write through.                                                                                                                        |  |  |
|       | 5h                                                                                           | WP or write protect.                                                                                                                        |  |  |
|       | 6h                                                                                           | WB or write back.                                                                                                                           |  |  |
|       | 7h                                                                                           | Reserved.                                                                                                                                   |  |  |
| 7:5   | Reserved                                                                                     |                                                                                                                                             |  |  |
| 4     |                                                                                              | <b>_4K_C0000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the                               |  |  |
|       |                                                                                              | marked as destined for DRAM. Address range from C0000h to C0FFFh.                                                                           |  |  |
|       |                                                                                              | 6::Msr::SYS_CFG[MtrrFixDramEn,MtrrFixDramModEn] masks reads of the stored value.                                                            |  |  |
|       |                                                                                              | pe: Core::X86::Msr::SYS CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                  |  |  |
|       | Core::X8                                                                                     | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                            |  |  |
| 3     |                                                                                              | <b>_4K_C0000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to                                |  |  |
|       |                                                                                              | are marked as destined for DRAM. Address range from C0000h to C0FFFh.                                                                       |  |  |
|       | _                                                                                            | 6::Msr::SYS_CFG[MtrrFixDramEn,MtrrFixDramModEn] masks reads of the stored value.                                                            |  |  |
|       |                                                                                              | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                  |  |  |
|       |                                                                                              | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                            |  |  |
| 2:0   | MemType_4K_C0000: memory type. Read-write. Reset: XXXb. Address range from C0000h to C0FFFh. |                                                                                                                                             |  |  |
|       | ValidValı                                                                                    |                                                                                                                                             |  |  |
|       |                                                                                              |                                                                                                                                             |  |  |

| Value | Description            |
|-------|------------------------|
| 0h    | UC or uncacheable.     |
| 1h    | WC or write combining. |
| 3h-2h | Reserved.              |
| 4h    | WT or write through.   |
| 5h    | WP or write protect.   |
| 6h    | WB or write back.      |
| 7h    | Reserved.              |

#### MSR0000\_0269 [Fixed-Size MTRRs] (Core::X86::Msr::MtrrFix\_4K\_1)

UC or uncacheable.

Reserved.

WC or write combining.

0h 1h

3h-2h

See Core::X86::Msr::MtrrVarBase for general MTRR information. Fixed MTRRs are enabled through Core::X86::Msr::MTRRdefType[MtrrDefTypeFixEn,MtrrDefTypeEn]. For addresses below 1-MB, the appropriate Fixed MTRRs override the default access destination. Each fixed MTRR includes two bits, RdDram and WrDram, that determine the destination based on the access type. Writing Reserved MemType values causes an error-on-write

| 1,1111        | the overland the decided decided according to the first includes two only realizable and will be a second according to the first includes two only realizable and the first includes the only realizable and the only |                                                                                                                                            |  |  |  |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|               | rmine the destination based on the access type. Writing Reserved MemType values causes an error-on-write. 7:0]_lthree0_core[7:0]_nSIZE4K1; MSR0000_0269                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                            |  |  |  |
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                            |  |  |  |
|               | <b>Description</b> Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                            |  |  |  |
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                            |  |  |  |
| 60            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | <b>_4K_CF000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the marked as destined for DRAM. |  |  |  |
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                 |  |  |  |
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                           |  |  |  |
| 59            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | <b>4K_CF000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to                                |  |  |  |
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | are marked as destined for DRAM.                                                                                                           |  |  |  |
|               | AccessTy                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                 |  |  |  |
|               | Core::X80                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                           |  |  |  |
| 58:56         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | e_4K_CF000: memory type. Read-write. Reset: XXXb.                                                                                          |  |  |  |
|               | ValidValu                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | les:                                                                                                                                       |  |  |  |
|               | Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Description                                                                                                                                |  |  |  |
|               | 0h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | UC or uncacheable.                                                                                                                         |  |  |  |
|               | 1h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | WC or write combining.                                                                                                                     |  |  |  |
|               | 3h-2h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Reserved.                                                                                                                                  |  |  |  |
|               | 4h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | WT or write through.                                                                                                                       |  |  |  |
|               | 5h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | WP or write protect.                                                                                                                       |  |  |  |
|               | 6h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | WB or write back.                                                                                                                          |  |  |  |
|               | 7h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Reserved.                                                                                                                                  |  |  |  |
| 55:53         | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                            |  |  |  |
| 52            | range are                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | <b>_4K_CE000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the marked as destined for DRAM. |  |  |  |
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                 |  |  |  |
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                           |  |  |  |
| 51            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | <b>_4K_CE000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to                               |  |  |  |
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | are marked as destined for DRAM.                                                                                                           |  |  |  |
|               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                 |  |  |  |
| <b>5</b> 0.46 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                           |  |  |  |
| 50:48         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | e_4K_CE000: memory type. Read-write. Reset: XXXb.                                                                                          |  |  |  |
|               | ValidValues:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                            |  |  |  |
|               | Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Description                                                                                                                                |  |  |  |

### 1-128

|       | 4h        | WT or write through.                                                                                          |  |
|-------|-----------|---------------------------------------------------------------------------------------------------------------|--|
|       | 5h        | WP or write protect.                                                                                          |  |
|       | 6h        | WB or write back.                                                                                             |  |
|       | 7h        | Reserved.                                                                                                     |  |
| 47:45 | Reserved. |                                                                                                               |  |
| 44    | RdDram    | <b>_4K_CD000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the |  |
|       | range are | marked as destined for DRAM.                                                                                  |  |
|       | AccessTy  | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                    |  |
|       |           | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |  |
| 43    | WrDram    | <b>_4K_CD000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to  |  |
|       | the range | are marked as destined for DRAM.                                                                              |  |
|       | AccessTy  | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                    |  |
|       | Core::X8  | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |  |
| 42:40 | MemTyp    | e_4K_CD000: memory type. Read-write. Reset: XXXb.                                                             |  |
|       | ValidValu | ues:                                                                                                          |  |
|       | Value     | Description                                                                                                   |  |
|       | 0h        | UC or uncacheable.                                                                                            |  |
|       | 1h        | WC or write combining.                                                                                        |  |
|       | 3h-2h     | Reserved.                                                                                                     |  |
|       | 4h        | WT or write through.                                                                                          |  |
|       | 5h        | WP or write protect.                                                                                          |  |
|       | 6h        | WB or write back.                                                                                             |  |
|       | 7h        | Reserved.                                                                                                     |  |
| 39:37 | Reserved  |                                                                                                               |  |
|       |           | <b>_4K_CC000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the |  |
|       |           | marked as destined for DRAM.                                                                                  |  |
|       |           | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                    |  |
|       |           | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |  |
| 35    | WrDram    | <b>_4K_CC000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to  |  |
|       |           | are marked as destined for DRAM.                                                                              |  |
|       | AccessTy  | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                    |  |
|       | Core::X8  | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |  |
| 34:32 | MemTyp    | e_4K_CC000: memory type. Read-write. Reset: XXXb.                                                             |  |
|       | ValidValu | ues:                                                                                                          |  |
|       | Value     | Description                                                                                                   |  |
|       | 0h        | UC or uncacheable.                                                                                            |  |
|       | 1h        | WC or write combining.                                                                                        |  |
|       | 3h-2h     | Reserved.                                                                                                     |  |
|       | 4h        | WT or write through.                                                                                          |  |
|       | 5h        | WP or write protect.                                                                                          |  |
|       | 6h        | WB or write back.                                                                                             |  |
|       | 7h        | Reserved.                                                                                                     |  |
| 31:29 | Reserved  |                                                                                                               |  |
| 28    | RdDram    | <b>_4K_CB000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the |  |
|       | range are | marked as destined for DRAM.                                                                                  |  |
|       | AccessTy  | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                    |  |
|       |           | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |  |
| 27    | WrDram    | <b>_4K_CB000</b> : write DRAM. 0=Write accesses to the range are marked as MMIO. 1=Write accesses to          |  |
|       | the range | are marked as destined for DRAM.                                                                              |  |

|               | AT                                                      | To Course VOC. Manus CVC CEC[Manus Fin Durant Mod Fin 1 2 Dood a mita a Dood Engage on a mita 1 Dood.                                       |
|---------------|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
|               |                                                         | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0. |
|               |                                                         | e_4K_CB000: memory type. Read-write. Reset: XXXb.                                                                                           |
| ValidValues:  |                                                         |                                                                                                                                             |
|               | Value                                                   | Description                                                                                                                                 |
|               | Oh                                                      | UC or uncacheable.                                                                                                                          |
|               | 1h                                                      | WC or write combining.                                                                                                                      |
|               | 3h-2h                                                   | Reserved.                                                                                                                                   |
|               | 4h                                                      | WT or write through.                                                                                                                        |
|               | 5h                                                      |                                                                                                                                             |
|               | 6h                                                      | WP or write protect. WB or write back.                                                                                                      |
|               | 7h                                                      |                                                                                                                                             |
| 20.04         |                                                         | Reserved.                                                                                                                                   |
|               | Reserved.                                               |                                                                                                                                             |
|               | -                                                       | <b>_4K_CA000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the marked as destined for DRAM.  |
|               | AccessTy                                                | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                  |
|               | Core::X8                                                | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                            |
| 19            | WrDram                                                  | <b>_4K_CA000</b> : write DRAM. 0=Write accesses to the range are marked as MMIO. 1=Write accesses to                                        |
|               |                                                         | are marked as destined for DRAM.                                                                                                            |
|               |                                                         | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                  |
| $\overline{}$ |                                                         | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                            |
| 18:16         |                                                         | e_4K_CA000: memory type. Read-write. Reset: XXXb.                                                                                           |
| ValidValues:  |                                                         |                                                                                                                                             |
|               | Value                                                   | Description                                                                                                                                 |
|               | 0h                                                      | UC or uncacheable.                                                                                                                          |
|               | 1h                                                      | WC or write combining.                                                                                                                      |
|               | 3h-2h                                                   | Reserved.                                                                                                                                   |
|               | 4h                                                      | WT or write through.                                                                                                                        |
|               | 5h                                                      | WP or write protect.                                                                                                                        |
|               | 6h                                                      | WB or write back.                                                                                                                           |
|               | 7h                                                      | Reserved.                                                                                                                                   |
| 15:13         | Reserved.                                               |                                                                                                                                             |
| 12            | RdDram                                                  | _4K_C9000: read DRAM. 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the                                               |
|               |                                                         | marked as destined for DRAM.                                                                                                                |
|               | AccessTy                                                | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                  |
|               |                                                         | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                            |
| 11            | WrDram                                                  | <b>_4K_C9000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to                                |
|               |                                                         | are marked as destined for DRAM.                                                                                                            |
|               | AccessTy                                                | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                  |
|               | Core::X8                                                | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                            |
| 10:8          | MemType_4K_C9000: memory type. Read-write. Reset: XXXb. |                                                                                                                                             |
|               | ValidValues:                                            |                                                                                                                                             |
|               | Value                                                   | Description                                                                                                                                 |
|               | 0h                                                      | UC or uncacheable.                                                                                                                          |
|               | 1h                                                      | WC or write combining.                                                                                                                      |
|               | 3h-2h                                                   | Reserved.                                                                                                                                   |
|               | 4h                                                      | WT or write through.                                                                                                                        |
|               | ***                                                     |                                                                                                                                             |
|               | 5h                                                      | WP or write protect.                                                                                                                        |

55:53 Reserved.

|     | 7h                                                                                                         | Reserved.                                                                                                     |  |
|-----|------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--|
| 7:5 | Reserved                                                                                                   |                                                                                                               |  |
| 4   | RdDram                                                                                                     | <b>_4K_C8000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the |  |
|     |                                                                                                            | marked as destined for DRAM. Address range from C8000 to C8FFF.                                               |  |
|     |                                                                                                            | 6::Msr::SYS_CFG[MtrrFixDramEn,MtrrFixDramModEn] masks reads of the stored value.                              |  |
|     |                                                                                                            | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                    |  |
|     |                                                                                                            | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |  |
| 3   |                                                                                                            | <b>_4K_C8000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to  |  |
|     |                                                                                                            | are marked as destined for DRAM. Address range from C8000 to C8FFF.                                           |  |
|     |                                                                                                            | 6::Msr::SYS_CFG[MtrrFixDramEn,MtrrFixDramModEn] masks reads of the stored value.                              |  |
|     |                                                                                                            | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                    |  |
|     |                                                                                                            | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |  |
| 2:0 | <b>MemType_4K_C8000</b> : <b>memory type</b> . Read-write. Reset: XXXb. Address range from C8000 to C8FFF. |                                                                                                               |  |
|     | ValidValues:                                                                                               |                                                                                                               |  |
|     | Value                                                                                                      | Description                                                                                                   |  |
|     | 0h                                                                                                         | UC or uncacheable.                                                                                            |  |
|     | 1h                                                                                                         | WC or write combining.                                                                                        |  |
|     | 3h-2h                                                                                                      | Reserved.                                                                                                     |  |
|     | 4h                                                                                                         | WT or write through.                                                                                          |  |
|     | 5h                                                                                                         | WP or write protect.                                                                                          |  |
|     | 6h                                                                                                         | WB or write back.                                                                                             |  |
|     | 7h                                                                                                         | Reserved.                                                                                                     |  |

### MSR0000\_026A [Fixed-Size MTRRs] (Core::X86::Msr::MtrrFix\_4K\_2)

See Core::X86::Msr::MtrrVarBase for general MTRR information. Fixed MTRRs are enabled through Core::X86::Msr::MTRRdefType[MtrrDefTypeFixEn,MtrrDefTypeEn]. For addresses below 1-MB, the appropriate Fixed MTRRs override the default access destination. Each fixed MTRR includes two bits, RdDram and WrDram, that determine the destination based on the access type. Writing Reserved MemType values causes an error-on-write.

|          | icks override the default access destination. Each fixed WITK includes two bits, Rubiani and Wibiani, that   |                                                                                                               |  |
|----------|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--|
| determ   | etermine the destination based on the access type. Writing Reserved MemType values causes an error-on-write. |                                                                                                               |  |
| _ccd[7:0 | [7:0]_lthree0_core[7:0]_nSIZE4K2; MSR0000_026A                                                               |                                                                                                               |  |
| Bits     | Descripti                                                                                                    | ion                                                                                                           |  |
| 63:61    | Reserved                                                                                                     | •                                                                                                             |  |
| 60       | RdDram                                                                                                       | <b>_4K_D7000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the |  |
|          | range are                                                                                                    | marked as destined for DRAM.                                                                                  |  |
|          | AccessTy                                                                                                     | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                    |  |
|          | Core::X8                                                                                                     | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |  |
| 59       | WrDram                                                                                                       | <b>_4K_D7000</b> : write DRAM. 0=Write accesses to the range are marked as MMIO. 1=Write accesses to          |  |
|          | the range                                                                                                    | are marked as destined for DRAM.                                                                              |  |
|          |                                                                                                              | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                    |  |
|          | Core::X8                                                                                                     | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |  |
| 58:56    | :56 MemType_4K_D7000: memory type. Read-write. Reset: XXXb.                                                  |                                                                                                               |  |
|          | ValidValues:                                                                                                 |                                                                                                               |  |
|          | Value                                                                                                        | Description                                                                                                   |  |
|          | 0h                                                                                                           | UC or uncacheable.                                                                                            |  |
|          | 1h                                                                                                           | WC or write combining.                                                                                        |  |
|          | 3h-2h                                                                                                        | Reserved.                                                                                                     |  |
|          | 4h                                                                                                           | WT or write through.                                                                                          |  |
|          | 5h                                                                                                           | WP or write protect.                                                                                          |  |
|          | 6h                                                                                                           | WB or write back.                                                                                             |  |
|          | 7h                                                                                                           | Reserved.                                                                                                     |  |

| 52    | <b>RdDram_4K_D6000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the range are marked as destined for DRAM. |                                                                                                                                               |  |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|
|       | AccessType: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                         |                                                                                                                                               |  |
|       | Core::X86                                                                                                                                                  | 5::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                              |  |
| 51    | WrDram                                                                                                                                                     | <b>_4K_D6000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to                                  |  |
|       | the range                                                                                                                                                  | are marked as destined for DRAM.                                                                                                              |  |
|       | AccessTy                                                                                                                                                   | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                    |  |
|       |                                                                                                                                                            | 5::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                              |  |
| 50:48 | MemTyp                                                                                                                                                     | e_4K_D6000: memory type. Read-write. Reset: XXXb.                                                                                             |  |
|       | ValidValı                                                                                                                                                  |                                                                                                                                               |  |
|       | Value                                                                                                                                                      | Description                                                                                                                                   |  |
|       | 0h                                                                                                                                                         | UC or uncacheable.                                                                                                                            |  |
|       | 1h                                                                                                                                                         | WC or write combining.                                                                                                                        |  |
|       | 3h-2h                                                                                                                                                      | Reserved.                                                                                                                                     |  |
|       | 4h                                                                                                                                                         | WT or write through.                                                                                                                          |  |
|       | 5h                                                                                                                                                         | WP or write protect.                                                                                                                          |  |
|       | 6h                                                                                                                                                         | WB or write back.                                                                                                                             |  |
|       | 7h                                                                                                                                                         | Reserved.                                                                                                                                     |  |
|       |                                                                                                                                                            |                                                                                                                                               |  |
|       | Reserved.                                                                                                                                                  |                                                                                                                                               |  |
| 44    |                                                                                                                                                            | <b>_4K_D5000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the                                 |  |
|       |                                                                                                                                                            | marked as destined for DRAM.                                                                                                                  |  |
|       |                                                                                                                                                            | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                    |  |
|       |                                                                                                                                                            | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                              |  |
| 43    |                                                                                                                                                            | <b>_4K_D5000</b> : write <b>DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to                                  |  |
|       |                                                                                                                                                            | are marked as destined for DRAM.                                                                                                              |  |
|       |                                                                                                                                                            | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                    |  |
| 40.40 |                                                                                                                                                            | 5::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                              |  |
| 42:40 | MemType_4K_D5000: memory type. Read-write. Reset: XXXb.                                                                                                    |                                                                                                                                               |  |
|       | ValidValues:                                                                                                                                               |                                                                                                                                               |  |
|       | Value                                                                                                                                                      | Description                                                                                                                                   |  |
|       | 0h                                                                                                                                                         | UC or uncacheable.                                                                                                                            |  |
|       | 1h                                                                                                                                                         | WC or write combining.                                                                                                                        |  |
|       |                                                                                                                                                            | Reserved.                                                                                                                                     |  |
|       | 4h                                                                                                                                                         | WT or write through.                                                                                                                          |  |
|       | 5h                                                                                                                                                         | WP or write protect.                                                                                                                          |  |
|       | 6h                                                                                                                                                         | WB or write back.                                                                                                                             |  |
|       | 7h                                                                                                                                                         | Reserved.                                                                                                                                     |  |
| 39:37 | Reserved.                                                                                                                                                  |                                                                                                                                               |  |
| 36    | RdDram                                                                                                                                                     | <b>_4K_D4000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the                                 |  |
|       | range are                                                                                                                                                  | marked as destined for DRAM.                                                                                                                  |  |
|       | AccessTy                                                                                                                                                   | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                    |  |
|       | Core::X80                                                                                                                                                  | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                              |  |
| 35    |                                                                                                                                                            | <b>_4K_D4000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to are marked as destined for DRAM. |  |
|       |                                                                                                                                                            | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                    |  |
|       |                                                                                                                                                            | 5::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                              |  |
| 34:32 |                                                                                                                                                            | e_4K_D4000: memory type. Read-write. Reset: XXXb.                                                                                             |  |
|       | ValidValı                                                                                                                                                  |                                                                                                                                               |  |
|       | Value                                                                                                                                                      | Description                                                                                                                                   |  |
|       | · uiuc                                                                                                                                                     | F                                                                                                                                             |  |

|       | 0h        | UC or uncacheable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | 1h        | WC or write combining.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|       | 3h-2h     | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|       | 4h        | WT or write through.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|       | 5h        | WP or write protect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|       | 6h        | WB or write back.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|       | 7h        | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 31:29 | Reserved. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|       |           | <b>_4K_D3000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|       |           | marked as destined for DRAM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|       | AccessTy  | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|       |           | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|       |           | <b>_4K_D3000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| -     |           | are marked as destined for DRAM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|       |           | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|       |           | 5::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| L     |           | e_4K_D3000: memory type. Read-write. Reset: XXXb.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|       | ValidValu |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|       | Value     | Description  I.G. and the state of the state |
|       | 0h        | UC or uncacheable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|       | 1h        | WC or write combining.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|       | 3h-2h     | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|       | 4h        | WT or write through.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|       | 5h        | WP or write protect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|       | 6h        | WB or write back.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|       | 7h        | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|       | Reserved. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|       | -         | <b>_4K_D2000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the marked as destined for DRAM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| -     |           | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|       |           | 5::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|       |           | <b>4K_D2000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|       |           | are marked as destined for DRAM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|       | AccessTy  | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|       |           | 5::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 18:16 | MemTyp    | e_4K_D2000: memory type. Read-write. Reset: XXXb.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|       | ValidValu | ies:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|       | Value     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|       | 0h        | UC or uncacheable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|       | 1h        | WC or write combining.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|       | 3h-2h     | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|       | 4h        | WT or write through.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|       | 5h        | WP or write protect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|       | 6h        | WB or write back.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|       | 7h        | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 15:13 | Reserved. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|       |           | <b>_4K_D1000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|       |           | marked as destined for DRAM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|       |           | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|       | 5         | <del>-</del>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

|      |                                                                                                                    | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |  |
|------|--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--|
| 11   | <b>WrDram_4K_D1000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to |                                                                                                               |  |
|      |                                                                                                                    | are marked as destined for DRAM.                                                                              |  |
|      |                                                                                                                    | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                    |  |
|      |                                                                                                                    | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |  |
| 10:8 |                                                                                                                    | e_4K_D1000: memory type. Read-write. Reset: XXXb.                                                             |  |
|      | ValidValu                                                                                                          |                                                                                                               |  |
|      | Value                                                                                                              | Description                                                                                                   |  |
|      | 0h                                                                                                                 | UC or uncacheable.                                                                                            |  |
|      | 1h                                                                                                                 | WC or write combining.                                                                                        |  |
|      | 3h-2h                                                                                                              | Reserved.                                                                                                     |  |
|      | 4h                                                                                                                 | WT or write through.                                                                                          |  |
|      | 5h                                                                                                                 | WP or write protect.                                                                                          |  |
|      | 6h                                                                                                                 | WB or write back.                                                                                             |  |
|      | 7h                                                                                                                 | Reserved.                                                                                                     |  |
| 7:5  | Reserved.                                                                                                          |                                                                                                               |  |
| 4    | RdDram                                                                                                             | <b>_4K_D0000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the |  |
|      |                                                                                                                    | marked as destined for DRAM. Address range from D0000h to D0FFFh.                                             |  |
|      |                                                                                                                    | 6::Msr::SYS_CFG[MtrrFixDramEn,MtrrFixDramModEn] masks reads of the stored value.                              |  |
|      |                                                                                                                    | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                    |  |
|      |                                                                                                                    | S::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |  |
| 3    | WrDram                                                                                                             | <b>_4K_D0000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to  |  |
|      |                                                                                                                    | are marked as destined for DRAM. Address range from D0000h to D0FFFh.                                         |  |
|      |                                                                                                                    | 6::Msr::SYS_CFG[MtrrFixDramEn,MtrrFixDramModEn] masks reads of the stored value.                              |  |
|      |                                                                                                                    | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                    |  |
| 5.0  |                                                                                                                    | 5::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |  |
| 2:0  | MemType_4K_D0000: memory type. Read-write. Reset: XXXb. Address range from D0000h to D0FFFh.  ValidValues:         |                                                                                                               |  |
|      |                                                                                                                    |                                                                                                               |  |
|      | Value                                                                                                              | Description 1.11                                                                                              |  |
|      | 0h                                                                                                                 | UC or uncacheable.                                                                                            |  |
|      | 1h                                                                                                                 | WC or write combining.                                                                                        |  |
|      | 3h-2h                                                                                                              | Reserved.                                                                                                     |  |
|      | 4h                                                                                                                 | WT or write through.                                                                                          |  |
|      | 5h                                                                                                                 | WP or write protect.                                                                                          |  |
|      | 6h                                                                                                                 | WB or write back.                                                                                             |  |
|      | 7h                                                                                                                 | Reserved.                                                                                                     |  |

### MSR0000\_026B [Fixed-Size MTRRs] (Core::X86::Msr::MtrrFix\_4K\_3)

See Core::X86::Msr::MtrrVarBase for general MTRR information. Fixed MTRRs are enabled through Core::X86::Msr::MTRRdefType[MtrrDefTypeFixEn,MtrrDefTypeEn]. For addresses below 1-MB, the appropriate Fixed MTRRs override the default access destination. Each fixed MTRR includes two bits, RdDram and WrDram, that determine the destination based on the access type. Writing Reserved MemType values causes an error-on-write.

ccd[7:0] lthree0\_core[7:0]\_nSIZE4K3; MSR0000\_026B

| _cca[/:0 | J_imree0_core[7:0]_nSiZE4K3; MSR0000_026B                                                                           |
|----------|---------------------------------------------------------------------------------------------------------------------|
| Bits     | Description                                                                                                         |
| 63:61    | Reserved.                                                                                                           |
| 60       | <b>RdDram_4K_DF000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the |
|          | range are marked as destined for DRAM.                                                                              |
|          | AccessType: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                  |
|          | Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                            |
| 59       | <b>WrDram_4K_DF000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to  |

|       | the range are marked as destined for DRAM.                                                         |                                                                                                               |  |  |
|-------|----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--|--|
|       | AccessType: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: |                                                                                                               |  |  |
|       | Core::X80                                                                                          | Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                      |  |  |
| 58:56 | MemTyp                                                                                             | MemType_4K_DF000: memory type. Read-write. Reset: XXXb.                                                       |  |  |
|       | ValidValu                                                                                          | ies:                                                                                                          |  |  |
|       | Value                                                                                              | Description                                                                                                   |  |  |
|       | 0h                                                                                                 | UC or uncacheable.                                                                                            |  |  |
|       | 1h                                                                                                 | WC or write combining.                                                                                        |  |  |
|       | 3h-2h                                                                                              | Reserved.                                                                                                     |  |  |
|       | 4h                                                                                                 | WT or write through.                                                                                          |  |  |
|       | 5h                                                                                                 | WP or write protect.                                                                                          |  |  |
|       | 6h                                                                                                 | WB or write back.                                                                                             |  |  |
|       | 7h                                                                                                 | Reserved.                                                                                                     |  |  |
| 55.53 | Reserved.                                                                                          |                                                                                                               |  |  |
| 52    |                                                                                                    | <b>_4K_DE000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the |  |  |
| 32    | range are                                                                                          | marked as destined for DRAM.                                                                                  |  |  |
|       |                                                                                                    | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                    |  |  |
|       |                                                                                                    | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |  |  |
| 51    |                                                                                                    | <b>_4K_DE000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to  |  |  |
|       |                                                                                                    | are marked as destined for DRAM.                                                                              |  |  |
|       |                                                                                                    | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                    |  |  |
|       |                                                                                                    | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |  |  |
| 50:48 | MemType_4K_DE000: memory type. Read-write. Reset: XXXb.                                            |                                                                                                               |  |  |
|       | ValidValu                                                                                          |                                                                                                               |  |  |
|       | Value                                                                                              | Description                                                                                                   |  |  |
|       | 0h                                                                                                 | UC or uncacheable.                                                                                            |  |  |
|       | 1h                                                                                                 | WC or write combining.                                                                                        |  |  |
|       | 3h-2h                                                                                              | Reserved.                                                                                                     |  |  |
|       | 4h                                                                                                 | WT or write through.                                                                                          |  |  |
|       | 5h                                                                                                 | WP or write protect.                                                                                          |  |  |
|       | 6h                                                                                                 | WB or write back.                                                                                             |  |  |
|       | 7h                                                                                                 | Reserved.                                                                                                     |  |  |
|       | Reserved.                                                                                          |                                                                                                               |  |  |
| 44    |                                                                                                    | <b>_4K_DD000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the |  |  |
|       |                                                                                                    | marked as destined for DRAM.                                                                                  |  |  |
|       |                                                                                                    | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                    |  |  |
| 40    |                                                                                                    | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |  |  |
| 43    |                                                                                                    | <b>_4K_DD000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to  |  |  |
|       |                                                                                                    | are marked as destined for DRAM.                                                                              |  |  |
|       |                                                                                                    | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                    |  |  |
| 42.40 |                                                                                                    | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |  |  |
| 42:40 | :40 MemType_4K_DD000: memory type. Read-write. Reset: XXXb.  ValidValues:                          |                                                                                                               |  |  |
|       | Value                                                                                              | Description                                                                                                   |  |  |
|       | 0h                                                                                                 | UC or uncacheable.                                                                                            |  |  |
|       | 1h                                                                                                 | WC or write combining.                                                                                        |  |  |
|       | 3h-2h                                                                                              | Reserved.                                                                                                     |  |  |
|       | 4h                                                                                                 | WT or write through.                                                                                          |  |  |
|       | 5h                                                                                                 | WP or write protect.                                                                                          |  |  |
|       | 311                                                                                                | wr or write protect.                                                                                          |  |  |

|              | <b>C</b> 1                                                                                                     | TUP 1 1                                                                                                                                       |  |
|--------------|----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|
|              | 6h                                                                                                             | WB or write back.                                                                                                                             |  |
|              | 7h                                                                                                             | Reserved.                                                                                                                                     |  |
|              | Reserved.                                                                                                      |                                                                                                                                               |  |
| 36           |                                                                                                                | <b>_4K_DC000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the marked as destined for DRAM.    |  |
|              |                                                                                                                | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.   |  |
| 35           | WrDram                                                                                                         | <b>_4K_DC000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to are marked as destined for DRAM. |  |
|              | AccessTy                                                                                                       | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.   |  |
| 34:32        | MemType_4K_DC000: memory type. Read-write. Reset: XXXb.                                                        |                                                                                                                                               |  |
|              | ValidValı                                                                                                      | U U I                                                                                                                                         |  |
|              | Value                                                                                                          | Description                                                                                                                                   |  |
|              | 0h                                                                                                             | UC or uncacheable.                                                                                                                            |  |
|              | 1h                                                                                                             | WC or write combining.                                                                                                                        |  |
|              | 3h-2h                                                                                                          | Reserved.                                                                                                                                     |  |
|              | 4h                                                                                                             | WT or write through.                                                                                                                          |  |
|              | 5h                                                                                                             | WP or write protect.                                                                                                                          |  |
|              | 6h                                                                                                             | WB or write back.                                                                                                                             |  |
|              | 7h                                                                                                             | Reserved.                                                                                                                                     |  |
| 21.20        |                                                                                                                |                                                                                                                                               |  |
|              | Reserved.                                                                                                      |                                                                                                                                               |  |
|              | range are                                                                                                      | <b>_4K_DB000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the marked as destined for DRAM.    |  |
|              |                                                                                                                | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.   |  |
| 27           |                                                                                                                | <b>_4K_DB000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to are marked as destined for DRAM. |  |
|              |                                                                                                                | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.   |  |
| 26:24        | e_4K_DB000: memory type. Read-write. Reset: XXXb.                                                              |                                                                                                                                               |  |
| ValidValues: |                                                                                                                |                                                                                                                                               |  |
|              | Value                                                                                                          | Description                                                                                                                                   |  |
|              | 0h                                                                                                             | UC or uncacheable.                                                                                                                            |  |
|              | 1h                                                                                                             | WC or write combining.                                                                                                                        |  |
|              | 3h-2h                                                                                                          | Reserved.                                                                                                                                     |  |
|              | 4h                                                                                                             | WT or write through.                                                                                                                          |  |
|              | 5h                                                                                                             | WP or write protect.                                                                                                                          |  |
|              | 6h                                                                                                             | WB or write back.                                                                                                                             |  |
|              | 7h                                                                                                             | Reserved.                                                                                                                                     |  |
| 23:21        |                                                                                                                |                                                                                                                                               |  |
|              | Reserved.  RdDram_4K_DA000: read DRAM. 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the |                                                                                                                                               |  |
|              |                                                                                                                | marked as destined for DRAM.                                                                                                                  |  |
|              |                                                                                                                | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.   |  |
| 19           | WrDram                                                                                                         | <b>_4K_DA000</b> : write <b>DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to                                  |  |
|              |                                                                                                                | are marked as destined for DRAM.                                                                                                              |  |
|              |                                                                                                                | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                    |  |
|              | Core::X8                                                                                                       | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                              |  |

| 18.16 | MomTvn       | e_4K_DA000: memory type. Read-write. Reset: XXXb.                                                                                              |
|-------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| 10.10 | ValidVal     | U VI                                                                                                                                           |
|       | Value        | Description                                                                                                                                    |
|       | 0h           | UC or uncacheable.                                                                                                                             |
|       | 1h           | WC or write combining.                                                                                                                         |
|       | 3h-2h        | Reserved.                                                                                                                                      |
|       | 4h           | WT or write through.                                                                                                                           |
|       | 5h           | WP or write protect.                                                                                                                           |
|       | 6h           | WB or write back.                                                                                                                              |
|       | 7h           | Reserved.                                                                                                                                      |
| 15.13 | Reserved     |                                                                                                                                                |
| 12    |              | <b>4K_D9000: read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the                                           |
| 12    |              | marked as destined for DRAM.                                                                                                                   |
|       |              | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                     |
|       |              | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                               |
| 11    |              | <b>_4K_D9000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to                                   |
|       | the range    | are marked as destined for DRAM.                                                                                                               |
|       |              | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                     |
|       |              | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                               |
| 10:8  |              | e_4K_D9000: memory type. Read-write. Reset: XXXb.                                                                                              |
|       | ValidVal     |                                                                                                                                                |
|       | Value        | Description                                                                                                                                    |
|       | 0h           | UC or uncacheable.                                                                                                                             |
|       | 1h           | WC or write combining.                                                                                                                         |
|       | 3h-2h        | Reserved.                                                                                                                                      |
|       | 4h           | WT or write through.                                                                                                                           |
|       | 5h           | WP or write protect.                                                                                                                           |
|       | 6h           | WB or write back.                                                                                                                              |
|       | 7h           | Reserved.                                                                                                                                      |
| 7:5   | Reserved     |                                                                                                                                                |
| 4     |              | <b>_4K_D8000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the                                  |
|       | _            | marked as destined for DRAM. Address range from D8000h to D8FFFh.                                                                              |
|       |              | 6::Msr::SYS_CFG[MtrrFixDramEn,MtrrFixDramModEn] masks reads of the stored value.                                                               |
|       |              | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                     |
| 3     |              | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.  _4K_D8000: write DRAM. 0=Write accesses to the range are marked as MMIO. 1=Write accesses to |
| 3     |              | are marked as destined for DRAM. Address range from D8000h to D8FFFh.                                                                          |
|       |              | 6::Msr::SYS_CFG[MtrrFixDramEn,MtrrFixDramModEn] masks reads of the stored value.                                                               |
|       |              | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                     |
|       |              | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                               |
| 2:0   |              |                                                                                                                                                |
|       | ValidValues: |                                                                                                                                                |
|       | Value        | Description                                                                                                                                    |
|       | 0h           | UC or uncacheable.                                                                                                                             |
|       | 1h           | WC or write combining.                                                                                                                         |
|       | 3h-2h        | Reserved.                                                                                                                                      |
|       | 4h           | WT or write through.                                                                                                                           |
|       | 5h           | WP or write protect.                                                                                                                           |
|       | 6h           | WB or write back.                                                                                                                              |
|       |              |                                                                                                                                                |

|  | 7h | Reserved. | 1 |
|--|----|-----------|---|
|--|----|-----------|---|

#### MSR0000\_026C [Fixed-Size MTRRs] (Core::X86::Msr::MtrrFix\_4K\_4)

See Core::X86::Msr::MtrrVarBase for general MTRR information. Fixed MTRRs are enabled through

Core::X86::Msr::MTRRdefType[MtrrDefTypeFixEn,MtrrDefTypeEn]. For addresses below 1-MB, the appropriate Fixed MTRRs override the default access destination. Each fixed MTRR includes two bits, RdDram and WrDram, that determine the destination based on the access type. Writing Reserved MemType values causes an error-on-write.

\_ccd[7:0]\_lthree0\_core[7:0]\_nSIZE4K4; MSR0000\_026C

| Bits  | Description                                                                                                         |
|-------|---------------------------------------------------------------------------------------------------------------------|
| 63:61 | Reserved.                                                                                                           |
| 60    | <b>RdDram_4K_E7000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the |
|       | range are marked as destined for DRAM.                                                                              |
|       | AccessType: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                  |
|       | Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                            |
| 59    | <b>WrDram_4K_E7000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to  |
|       | the range are marked as destined for DRAM.                                                                          |
|       | AccessType: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                  |

58:56 **MemType\_4K\_E7000**: **memory type**. Read-write. Reset: XXXb.

Core::X86::Msr::SYS\_CFG[MtrrFixDramModEn] ? X : Fixed,0.

#### ValidValues:

| Value | ue Description         |  |  |
|-------|------------------------|--|--|
| 0h    | UC or uncacheable.     |  |  |
| 1h    | WC or write combining. |  |  |
| 3h-2h | Reserved.              |  |  |
| 4h    | WT or write through.   |  |  |
| 5h    | WP or write protect.   |  |  |
| 6h    | WB or write back.      |  |  |
| 7h    | Reserved.              |  |  |

#### 55:53 Reserved.

**RdDram\_4K\_E6000: read DRAM.** 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the range are marked as destined for DRAM.

AccessType: Core::X86::Msr::SYS\_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: Core::X86::Msr::SYS\_CFG[MtrrFixDramModEn] ? X : Fixed,0.

WrDram\_4K\_E6000: write DRAM. 0=Write accesses to the range are marked as MMIO. 1=Write accesses to the range are marked as destined for DRAM.

AccessType: Core::X86::Msr::SYS\_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: Core::X86::Msr::SYS\_CFG[MtrrFixDramModEn] ? X : Fixed,0.

50:48 **MemType\_4K\_E6000**: **memory type**. Read-write. Reset: XXXb.

#### ValidValues:

| Value | Description            |  |
|-------|------------------------|--|
| 0h    | UC or uncacheable.     |  |
| 1h    | WC or write combining. |  |
| 3h-2h | Reserved.              |  |
| 4h    | WT or write through.   |  |
| 5h    | WP or write protect.   |  |
| 6h    | WB or write back.      |  |
| 7h    | Reserved.              |  |

#### 47:45 Reserved.

**RdDram\_4K\_E5000**: **read DRAM**. 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the range are marked as destined for DRAM.

|                                                                                                                                                                                               |                                                                            | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0. |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--|
| 43                                                                                                                                                                                            |                                                                            | <b>_4K_E5000</b> : write DRAM. 0=Write accesses to the range are marked as MMIO. 1=Write accesses to                                        |  |
|                                                                                                                                                                                               |                                                                            | are marked as destined for DRAM.                                                                                                            |  |
|                                                                                                                                                                                               |                                                                            | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                  |  |
|                                                                                                                                                                                               |                                                                            | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                            |  |
| 42:40                                                                                                                                                                                         | MemType_4K_E5000: memory type. Read-write. Reset: XXXb.                    |                                                                                                                                             |  |
|                                                                                                                                                                                               | ValidValues:                                                               |                                                                                                                                             |  |
|                                                                                                                                                                                               |                                                                            | Description                                                                                                                                 |  |
|                                                                                                                                                                                               | 0h                                                                         | UC or uncacheable.                                                                                                                          |  |
|                                                                                                                                                                                               | 1h                                                                         | WC or write combining.                                                                                                                      |  |
|                                                                                                                                                                                               | 3h-2h                                                                      | Reserved.                                                                                                                                   |  |
|                                                                                                                                                                                               | 4h                                                                         | WT or write through.                                                                                                                        |  |
|                                                                                                                                                                                               | 5h                                                                         | WP or write protect.                                                                                                                        |  |
|                                                                                                                                                                                               | 6h                                                                         | WB or write back.                                                                                                                           |  |
| 20.25                                                                                                                                                                                         | 7h                                                                         | Reserved.                                                                                                                                   |  |
|                                                                                                                                                                                               | Reserved.                                                                  |                                                                                                                                             |  |
| 36                                                                                                                                                                                            |                                                                            | <b>_4K_E4000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the                               |  |
|                                                                                                                                                                                               |                                                                            | marked as destined for DRAM.  pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                    |  |
|                                                                                                                                                                                               |                                                                            | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                            |  |
| 35                                                                                                                                                                                            |                                                                            | <b>_4K_E4000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to                                |  |
| 33                                                                                                                                                                                            |                                                                            | are marked as destined for DRAM.                                                                                                            |  |
|                                                                                                                                                                                               |                                                                            | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                  |  |
|                                                                                                                                                                                               |                                                                            | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                            |  |
| 34:32                                                                                                                                                                                         | 32 <b>MemType_4K_E4000</b> : <b>memory type</b> . Read-write. Reset: XXXb. |                                                                                                                                             |  |
|                                                                                                                                                                                               | ValidValues:                                                               |                                                                                                                                             |  |
|                                                                                                                                                                                               | Value                                                                      | Description                                                                                                                                 |  |
|                                                                                                                                                                                               | 0h                                                                         | UC or uncacheable.                                                                                                                          |  |
|                                                                                                                                                                                               | 1h                                                                         | WC or write combining.                                                                                                                      |  |
|                                                                                                                                                                                               | 3h-2h                                                                      | Reserved.                                                                                                                                   |  |
|                                                                                                                                                                                               | 4h                                                                         | WT or write through.                                                                                                                        |  |
|                                                                                                                                                                                               | 5h                                                                         | WP or write protect.                                                                                                                        |  |
|                                                                                                                                                                                               | 6h                                                                         | WB or write back.                                                                                                                           |  |
|                                                                                                                                                                                               | 7h                                                                         | Reserved.                                                                                                                                   |  |
| 31:29                                                                                                                                                                                         | Reserved.                                                                  |                                                                                                                                             |  |
| 28                                                                                                                                                                                            |                                                                            | <b>_4K_E3000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the                               |  |
|                                                                                                                                                                                               |                                                                            | marked as destined for DRAM.                                                                                                                |  |
|                                                                                                                                                                                               |                                                                            | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                  |  |
| 27                                                                                                                                                                                            | Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                   |                                                                                                                                             |  |
| 27                                                                                                                                                                                            |                                                                            | <b>_4K_E3000</b> : write <b>DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to                                |  |
| the range are marked as destined for DRAM.  AccessType: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0. |                                                                            |                                                                                                                                             |  |
|                                                                                                                                                                                               |                                                                            |                                                                                                                                             |  |
| 26:24                                                                                                                                                                                         |                                                                            | e_4K_E3000: memory type. Read-write. Reset: XXXb.                                                                                           |  |
|                                                                                                                                                                                               | ValidValı                                                                  |                                                                                                                                             |  |
|                                                                                                                                                                                               | Value                                                                      | Description                                                                                                                                 |  |
|                                                                                                                                                                                               | 0h                                                                         | UC or uncacheable.                                                                                                                          |  |
|                                                                                                                                                                                               | 1h                                                                         | WC or write combining.                                                                                                                      |  |
|                                                                                                                                                                                               |                                                                            | '                                                                                                                                           |  |

|       | 3h-2h     | Reserved.                                                                                                                                   |
|-------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------|
|       | 4h        | WT or write through.                                                                                                                        |
|       | 5h        | WP or write protect.                                                                                                                        |
|       | 6h        | WB or write back.                                                                                                                           |
|       | 7h        | Reserved.                                                                                                                                   |
| 23:21 | Reserved. |                                                                                                                                             |
| 20    | RdDram    | <b>_4K_E2000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the                               |
|       |           | marked as destined for DRAM.                                                                                                                |
|       |           | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0. |
| 19    |           | <b>1_4K_E2000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to                               |
| 19    | the range | are marked as destined for DRAM.                                                                                                            |
|       |           | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                  |
|       | Core::X8  | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                            |
| 18:16 | MemTyp    | e_4K_E2000: memory type. Read-write. Reset: XXXb.                                                                                           |
|       | ValidValu | ues:                                                                                                                                        |
|       | Value     | Description                                                                                                                                 |
|       | 0h        | UC or uncacheable.                                                                                                                          |
|       | 1h        | WC or write combining.                                                                                                                      |
|       | 3h-2h     | Reserved.                                                                                                                                   |
|       | 4h        | WT or write through.                                                                                                                        |
|       | 5h        | WP or write protect.                                                                                                                        |
|       | 6h        | WB or write back.                                                                                                                           |
|       | 7h        | Reserved.                                                                                                                                   |
| 15:13 | Reserved. |                                                                                                                                             |
| 12    |           | <b>_4K_E1000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the                               |
|       |           | marked as destined for DRAM.                                                                                                                |
|       |           | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                  |
|       |           | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                            |
| 11    | WrDram    | <b>_4K_E1000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to                                |
|       |           | are marked as destined for DRAM.                                                                                                            |
|       | AccessTy  | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                  |
|       | Core::X8  | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                            |
| 10:8  | MemTyp    | e_4K_E1000: memory type. Read-write. Reset: XXXb.                                                                                           |
|       | ValidValu | ues:                                                                                                                                        |
|       | Value     | Description                                                                                                                                 |
|       | 0h        | UC or uncacheable.                                                                                                                          |
|       | 1h        | WC or write combining.                                                                                                                      |
|       | 3h-2h     | Reserved.                                                                                                                                   |
|       | 4h        | WT or write through.                                                                                                                        |
|       | 5h        | WP or write protect.                                                                                                                        |
|       | 6h        | WB or write back.                                                                                                                           |
|       | 7h        | Reserved.                                                                                                                                   |
| 7:5   | Reserved. |                                                                                                                                             |
| 4     |           | <b>4K_E0000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the                                |
|       |           | marked as destined for DRAM. Address range from E0000h to E0FFFh.                                                                           |
|       | _         | 6::Msr::SYS_CFG[MtrrFixDramEn,MtrrFixDramModEn] masks reads of the stored value.                                                            |
|       |           | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                  |
|       |           | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                            |
|       |           |                                                                                                                                             |

| 3   |                                                                                              | <b>VrDram_4K_E0000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to |  |  |  |
|-----|----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--|--|--|
|     | the range are marked as destined for DRAM. Address range from E0000h to E0FFFh.              |                                                                                                                    |  |  |  |
|     | Core::X8                                                                                     | Core::X86::Msr::SYS_CFG[MtrrFixDramEn,MtrrFixDramModEn] masks reads of the stored value.                           |  |  |  |
|     | AccessTy                                                                                     | AccessType: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn]? Read-write: Read,Error-on-write-1. Reset:                   |  |  |  |
|     | Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                     |                                                                                                                    |  |  |  |
| 2:0 | MemType_4K_E0000: memory type. Read-write. Reset: XXXb. Address range from E0000h to E0FFFh. |                                                                                                                    |  |  |  |
|     | ValidVal                                                                                     | ValidValues:                                                                                                       |  |  |  |
|     | Value                                                                                        | Description                                                                                                        |  |  |  |
|     | 0h                                                                                           | UC or uncacheable.                                                                                                 |  |  |  |
|     | 1h                                                                                           | WC or write combining.                                                                                             |  |  |  |
|     | 3h-2h                                                                                        | Reserved.                                                                                                          |  |  |  |
|     | 4h                                                                                           | WT or write through.                                                                                               |  |  |  |
|     | 5h                                                                                           | WP or write protect.                                                                                               |  |  |  |
|     | 6h                                                                                           | WB or write back.                                                                                                  |  |  |  |
|     | 7h                                                                                           | Reserved.                                                                                                          |  |  |  |

#### MSR0000\_026D [Fixed-Size MTRRs] (Core::X86::Msr::MtrrFix\_4K\_5)

See Core::X86::Msr::MtrrVarBase for general MTRR information. Fixed MTRRs are enabled through Core::X86::Msr::MTRRdefType[MtrrDefTypeFixEn,MtrrDefTypeEn]. For addresses below 1-MB, the appropriate Fixed MTRRs override the default access destination. Each fixed MTRR includes two bits, RdDram and WrDram, that determine the destination based on the access type. Writing Reserved MemType values causes an error-on-write.

\_ccd[7:0]\_lthree0\_core[7:0]\_nSIZE4K5; MSR0000\_026D Bits Description 63:61 Reserved. 60 **RdDram\_4K\_EF000**: **read DRAM**. 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the range are marked as destined for DRAM. AccessType: Core::X86::Msr::SYS CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: Core::X86::Msr::SYS\_CFG[MtrrFixDramModEn]? X : Fixed,0. **WrDram\_4K\_EF000**: **write DRAM**. 0=Write accesses to the range are marked as MMIO. 1=Write accesses to 59 the range are marked as destined for DRAM. AccessType: Core::X86::Msr::SYS CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: Core::X86::Msr::SYS\_CFG[MtrrFixDramModEn] ? X : Fixed,0. 58:56 **MemType 4K EF000**: **memory type**. Read-write. Reset: XXXb.

#### ValidValues:

| Value                                           | Description            |    |                   |
|-------------------------------------------------|------------------------|----|-------------------|
| 0h UC or uncacheable.                           |                        |    |                   |
| 1h                                              | WC or write combining. |    |                   |
| 3h-2h Reserved.                                 |                        |    |                   |
| 4h WT or write through. 5h WP or write protect. |                        |    |                   |
|                                                 |                        | 6h | WB or write back. |
| 7h                                              | Reserved.              |    |                   |

#### 55:53 Reserved.

52 RdDram\_4K\_EE000: read DRAM. 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the range are marked as destined for DRAM.

AccessType: Core::X86::Msr::SYS\_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: Core::X86::Msr::SYS\_CFG[MtrrFixDramModEn] ? X : Fixed,0.

**WrDram\_4K\_EE000**: **write DRAM**. 0=Write accesses to the range are marked as MMIO. 1=Write accesses to 51 the range are marked as destined for DRAM.

AccessType: Core::X86::Msr::SYS CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:

|              | Core::X86                                               | 5::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                               |  |
|--------------|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 50:48        | MemType_4K_EE000: memory type. Read-write. Reset: XXXb. |                                                                                                                                                |  |
| 30110        | ValidValues:                                            |                                                                                                                                                |  |
|              | Value                                                   | Description                                                                                                                                    |  |
|              | 0h                                                      | UC or uncacheable.                                                                                                                             |  |
|              | 1h                                                      | WC or write combining.                                                                                                                         |  |
|              | 3h-2h                                                   | Reserved.                                                                                                                                      |  |
|              | 4h                                                      | WT or write through.                                                                                                                           |  |
|              | 5h                                                      | WP or write protect.                                                                                                                           |  |
|              | 6h                                                      | WB or write back.                                                                                                                              |  |
|              | 7h                                                      | Reserved.                                                                                                                                      |  |
| 47:45        | Reserved.                                               |                                                                                                                                                |  |
| 44           | RdDram                                                  | <b>_4K_ED000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the                                  |  |
|              | range are                                               | marked as destined for DRAM.                                                                                                                   |  |
|              |                                                         | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.    |  |
| 43           | WrDram                                                  | <b>_4K_ED000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to                                   |  |
|              | the range                                               | are marked as destined for DRAM.                                                                                                               |  |
|              |                                                         | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                     |  |
|              |                                                         | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                               |  |
| 42:40        |                                                         | e_4K_ED000: memory type. Read-write. Reset: XXXb.                                                                                              |  |
|              | ValidValu                                               |                                                                                                                                                |  |
|              | Value                                                   | Description                                                                                                                                    |  |
|              | 0h                                                      | UC or uncacheable.                                                                                                                             |  |
|              | 1h                                                      | WC or write combining.                                                                                                                         |  |
|              | 3h-2h                                                   | Reserved.                                                                                                                                      |  |
|              | 4h                                                      | WT or write through.                                                                                                                           |  |
|              | 5h                                                      | WP or write protect.                                                                                                                           |  |
|              | 6h                                                      | WB or write back.                                                                                                                              |  |
|              | 7h                                                      | Reserved.                                                                                                                                      |  |
|              | Reserved.                                               |                                                                                                                                                |  |
| 36           |                                                         | <b>_4K_EC000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the                                  |  |
| -            | range are marked as destined for DRAM.                  |                                                                                                                                                |  |
|              |                                                         | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                     |  |
| 25           |                                                         | 5::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.  _4K_EC000: write DRAM. 0=Write accesses to the range are marked as MMIO. 1=Write accesses to |  |
| 35           |                                                         | are marked as destined for DRAM.                                                                                                               |  |
| -            |                                                         | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                     |  |
|              |                                                         | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                               |  |
| 34:32        |                                                         | e_4K_EC000: memory type. Read-write. Reset: XXXb.                                                                                              |  |
| ValidValues: |                                                         |                                                                                                                                                |  |
|              | Value                                                   | Description                                                                                                                                    |  |
|              | 0h                                                      | UC or uncacheable.                                                                                                                             |  |
|              | 1h                                                      | WC or write combining.                                                                                                                         |  |
|              | 3h-2h                                                   | Reserved.                                                                                                                                      |  |
|              | 4h                                                      | WT or write through.                                                                                                                           |  |
|              | 5h                                                      | WP or write protect.                                                                                                                           |  |
|              | 6h                                                      | WB or write back.                                                                                                                              |  |
|              | 7h                                                      | Reserved.                                                                                                                                      |  |
|              |                                                         |                                                                                                                                                |  |

|       | Reserved.                                                                                                          |                                                                                                                                               |  |
|-------|--------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|
| 28    | range are                                                                                                          | <b>_4K_EB000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the marked as destined for DRAM.    |  |
|       | AccessTy<br>Core::X8                                                                                               | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.   |  |
| 27    |                                                                                                                    | <b>_4K_EB000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to are marked as destined for DRAM. |  |
|       | AccessTy                                                                                                           | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.   |  |
| 26.24 | 4 MemType_4K_EB000: memory type. Read-write. Reset: XXXb.                                                          |                                                                                                                                               |  |
| 20,24 | ValidValues:                                                                                                       |                                                                                                                                               |  |
|       |                                                                                                                    | Description                                                                                                                                   |  |
|       | Oh                                                                                                                 | UC or uncacheable.                                                                                                                            |  |
|       | 1h                                                                                                                 | WC or write combining.                                                                                                                        |  |
|       | 3h-2h                                                                                                              | Reserved.                                                                                                                                     |  |
|       | 4h                                                                                                                 | WT or write through.                                                                                                                          |  |
|       | 5h                                                                                                                 | WP or write protect.                                                                                                                          |  |
|       | 6h                                                                                                                 | WB or write back.                                                                                                                             |  |
|       | 7h                                                                                                                 | Reserved.                                                                                                                                     |  |
| 23:21 | Reserved.                                                                                                          |                                                                                                                                               |  |
|       |                                                                                                                    | <b>_4K_EA000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the                                 |  |
| 20    |                                                                                                                    | marked as destined for DRAM.                                                                                                                  |  |
|       |                                                                                                                    | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                    |  |
|       |                                                                                                                    | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                              |  |
| 19    | <b>WrDram_4K_EA000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to |                                                                                                                                               |  |
|       |                                                                                                                    | are marked as destined for DRAM.                                                                                                              |  |
|       |                                                                                                                    | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                    |  |
|       | Core::X8                                                                                                           | 5::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                              |  |
| 18:16 | MemType_4K_EA000: memory type. Read-write. Reset: XXXb.                                                            |                                                                                                                                               |  |
|       | ValidValues:                                                                                                       |                                                                                                                                               |  |
|       | Value                                                                                                              | Description                                                                                                                                   |  |
|       | 0h                                                                                                                 | UC or uncacheable.                                                                                                                            |  |
|       | 1h                                                                                                                 | WC or write combining.                                                                                                                        |  |
|       | 3h-2h                                                                                                              | Reserved.                                                                                                                                     |  |
|       | 4h                                                                                                                 | WT or write through.                                                                                                                          |  |
|       | 5h                                                                                                                 | WP or write protect.                                                                                                                          |  |
|       | 6h                                                                                                                 | WB or write back.                                                                                                                             |  |
|       | 7h                                                                                                                 | Reserved.                                                                                                                                     |  |
| 15:13 | Reserved.                                                                                                          |                                                                                                                                               |  |
| 12    | RdDram                                                                                                             | <b>_4K_E9000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the                                 |  |
|       |                                                                                                                    | marked as destined for DRAM.                                                                                                                  |  |
|       | AccessTy                                                                                                           | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                    |  |
|       |                                                                                                                    | 5::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                              |  |
| 11    |                                                                                                                    | <b>_4K_E9000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to                                  |  |
|       |                                                                                                                    | are marked as destined for DRAM.                                                                                                              |  |
|       |                                                                                                                    | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                    |  |
|       |                                                                                                                    | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                              |  |
| 10:8  | MemTyp                                                                                                             | e_4K_E9000: memory type. Read-write. Reset: XXXb.                                                                                             |  |
|       | ValidValu                                                                                                          | ies:                                                                                                                                          |  |
|       |                                                                                                                    |                                                                                                                                               |  |

|     | Value                                                                                                              | Description                                                                                                                                                                     |  |
|-----|--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|     | 0h                                                                                                                 | UC or uncacheable.                                                                                                                                                              |  |
|     | 1h                                                                                                                 | WC or write combining.                                                                                                                                                          |  |
|     | 3h-2h                                                                                                              | Reserved.                                                                                                                                                                       |  |
|     | 4h                                                                                                                 | WT or write through.                                                                                                                                                            |  |
|     | 5h                                                                                                                 | WP or write protect.                                                                                                                                                            |  |
|     | 6h                                                                                                                 | WB or write back.                                                                                                                                                               |  |
|     | 7h                                                                                                                 | Reserved.                                                                                                                                                                       |  |
| 7:5 | Reserved.                                                                                                          |                                                                                                                                                                                 |  |
| 4   |                                                                                                                    | <b>_4K_E8000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the marked as destined for DRAM. Address range from E8000h to E8FFFh. |  |
|     |                                                                                                                    | 6::Msr::SYS_CFG[MtrrFixDramEn,MtrrFixDramModEn] masks reads of the stored value.                                                                                                |  |
|     |                                                                                                                    | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                                                      |  |
|     |                                                                                                                    | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                                                                |  |
| 3   | <b>WrDram_4K_E8000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to |                                                                                                                                                                                 |  |
|     | the range are marked as destined for DRAM. Address range from E8000h to E8FFFh.                                    |                                                                                                                                                                                 |  |
|     | Core::X86::Msr::SYS_CFG[MtrrFixDramEn,MtrrFixDramModEn] masks reads of the stored value.                           |                                                                                                                                                                                 |  |
|     |                                                                                                                    | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                                                      |  |
|     |                                                                                                                    | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                                                                |  |
| 2:0 | MemType_4K_E8000: memory type. Read-write. Reset: XXXb. Address range from E8000h to E8FFFh.                       |                                                                                                                                                                                 |  |
|     | ValidValu                                                                                                          |                                                                                                                                                                                 |  |
|     |                                                                                                                    | Description                                                                                                                                                                     |  |
|     | 0h                                                                                                                 | UC or uncacheable.                                                                                                                                                              |  |
|     | 1h                                                                                                                 | WC or write combining.                                                                                                                                                          |  |
|     | 3h-2h                                                                                                              | Reserved.                                                                                                                                                                       |  |
|     | 4h                                                                                                                 | WT or write through.                                                                                                                                                            |  |
|     | 5h                                                                                                                 | WP or write protect.                                                                                                                                                            |  |
|     | 6h                                                                                                                 | WB or write back.                                                                                                                                                               |  |
|     | 7h                                                                                                                 | Reserved.                                                                                                                                                                       |  |

### MSR0000\_026E [Fixed-Size MTRRs] (Core::X86::Msr::MtrrFix\_4K\_6)

See Core::X86::Msr::MtrrVarBase for general MTRR information. Fixed MTRRs are enabled through Core::X86::Msr::MTRRdefType[MtrrDefTypeFixEn,MtrrDefTypeEn]. For addresses below 1-MB, the appropriate Fixed MTRRs override the default access destination. Each fixed MTRR includes two bits, RdDram and WrDram, that determine the destination based on the access type. Writing Reserved MemType values causes an error-on-write.

| _ccd[7:0 | ccd[7:0]_lthree0_core[7:0]_nSIZE4K6; MSR0000_026E                                                                   |                                                                                            |  |
|----------|---------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--|
| Bits     | Descripti                                                                                                           | on                                                                                         |  |
| 63:61    | Reserved.                                                                                                           |                                                                                            |  |
| 60       | <b>RdDram_4K_F7000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the |                                                                                            |  |
|          | range are                                                                                                           | marked as destined for DRAM.                                                               |  |
|          | AccessTy                                                                                                            | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: |  |
|          | Core::X8                                                                                                            | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                           |  |
| 59       | <b>WrDram_4K_F7000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to  |                                                                                            |  |
|          | the range are marked as destined for DRAM.                                                                          |                                                                                            |  |
|          | AccessType: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                  |                                                                                            |  |
|          | Core::X8                                                                                                            | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                           |  |
| 58:56    | MemType_4K_F7000: memory type. Read-write. Reset: XXXb.                                                             |                                                                                            |  |
|          | ValidValues:                                                                                                        |                                                                                            |  |
|          | Value                                                                                                               | Description                                                                                |  |
|          | 0h                                                                                                                  | UC or uncacheable.                                                                         |  |

|       | 1h           | WC or write combining.                                                                                        |
|-------|--------------|---------------------------------------------------------------------------------------------------------------|
|       | 3h-2h        | Reserved.                                                                                                     |
|       | 4h           | WT or write through.                                                                                          |
|       | 5h           | WP or write protect.                                                                                          |
|       | 6h           | WB or write back.                                                                                             |
|       | 7h           | Reserved.                                                                                                     |
| 55:53 | Reserved.    |                                                                                                               |
| 52    | RdDram       | <b>_4K_F6000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the |
|       | range are    | marked as destined for DRAM.                                                                                  |
|       | AccessTy     | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                    |
|       | Core::X8     | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |
| 51    |              | <b>_4K_F6000</b> : write DRAM. 0=Write accesses to the range are marked as MMIO. 1=Write accesses to          |
|       | the range    | are marked as destined for DRAM.                                                                              |
|       |              | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                    |
|       |              | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |
| 50:48 |              | e_4K_F6000: memory type. Read-write. Reset: XXXb.                                                             |
|       | ValidValı    |                                                                                                               |
|       | Value        | Description                                                                                                   |
|       | 0h           | UC or uncacheable.                                                                                            |
|       | 1h           | WC or write combining.                                                                                        |
|       | 3h-2h        | Reserved.                                                                                                     |
|       | 4h           | WT or write through.                                                                                          |
|       | 5h           | WP or write protect.                                                                                          |
|       | 6h           | WB or write back.                                                                                             |
|       | 7h           | Reserved.                                                                                                     |
| 47:45 | Reserved.    |                                                                                                               |
| 44    | RdDram       | <b>_4K_F5000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the |
|       |              | marked as destined for DRAM.                                                                                  |
|       | AccessTy     | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                    |
|       |              | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |
| 43    | WrDram       | <b>_4K_F5000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to  |
|       | the range    | are marked as destined for DRAM.                                                                              |
|       | AccessTy     | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                    |
|       | Core::X8     | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |
| 42:40 | MemTyp       | e_4K_F5000: memory type. Read-write. Reset: XXXb.                                                             |
|       | ValidValues: |                                                                                                               |
|       | Value        | Description                                                                                                   |
|       | 0h           | UC or uncacheable.                                                                                            |
|       | 1h           | WC or write combining.                                                                                        |
|       | 3h-2h        | Reserved.                                                                                                     |
|       | 4h           | WT or write through.                                                                                          |
|       | 5h           | WP or write protect.                                                                                          |
|       | 6h           | WB or write back.                                                                                             |
|       | 7h           | Reserved.                                                                                                     |
| 39:37 | Reserved.    |                                                                                                               |
| 36    |              | <b>_4K_F4000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the |
|       |              | marked as destined for DRAM.                                                                                  |
|       |              | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                    |
|       |              | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |
|       |              |                                                                                                               |

| 35    |                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|-------|--------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|       |                                                                                                                                | <b>_4K_F4000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to are marked as destined for DRAM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|       |                                                                                                                                | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|       |                                                                                                                                | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 34:32 | MemTyp                                                                                                                         | e_4K_F4000: memory type. Read-write. Reset: XXXb.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|       | ValidValues:                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|       | Value                                                                                                                          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|       | 0h                                                                                                                             | UC or uncacheable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|       | 1h                                                                                                                             | WC or write combining.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|       | 3h-2h                                                                                                                          | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|       | 4h                                                                                                                             | WT or write through.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|       | 5h                                                                                                                             | WP or write protect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|       | 6h                                                                                                                             | WB or write back.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|       | 7h                                                                                                                             | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 31:29 | Reserved.                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 28    | RdDram                                                                                                                         | <b>_4K_F3000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|       |                                                                                                                                | marked as destined for DRAM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|       |                                                                                                                                | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 27    |                                                                                                                                | <b>14K_F3000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 21    |                                                                                                                                | are marked as destined for DRAM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|       | 0                                                                                                                              | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|       |                                                                                                                                | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 26:24 |                                                                                                                                | e_4K_F3000: memory type. Read-write. Reset: XXXb.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|       | ValidValues:                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|       | Value                                                                                                                          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|       |                                                                                                                                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|       | 0h                                                                                                                             | UC or uncacheable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|       |                                                                                                                                | UC or uncacheable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|       | 0h                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|       | 0h<br>1h                                                                                                                       | UC or uncacheable. WC or write combining. Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|       | 0h<br>1h<br>3h-2h                                                                                                              | UC or uncacheable. WC or write combining. Reserved. WT or write through.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|       | 0h<br>1h<br>3h-2h<br>4h                                                                                                        | UC or uncacheable. WC or write combining. Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|       | 0h 1h 3h-2h 4h 5h 6h                                                                                                           | UC or uncacheable. WC or write combining. Reserved. WT or write through. WP or write protect. WB or write back.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 23:21 | 0h 1h 3h-2h 4h 5h 6h 7h                                                                                                        | UC or uncacheable. WC or write combining. Reserved. WT or write through. WP or write protect. WB or write back. Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 23:21 | 0h 1h 3h-2h 4h 5h 6h 7h Reserved.                                                                                              | UC or uncacheable. WC or write combining. Reserved. WT or write through. WP or write protect. WB or write back. Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 23:21 | 0h 1h 3h-2h 4h 5h 6h 7h Reserved.                                                                                              | UC or uncacheable. WC or write combining. Reserved. WT or write through. WP or write protect. WB or write back. Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|       | 0h 1h 3h-2h 4h 5h 6h 7h Reserved. RdDram                                                                                       | UC or uncacheable. WC or write combining. Reserved. WT or write through. WP or write protect. WB or write back. Reserved.  -4K_F2000: read DRAM. 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the marked as destined for DRAM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|       | 0h 1h 3h-2h 4h 5h 6h 7h Reserved. RdDram range are AccessTy                                                                    | UC or uncacheable. WC or write combining. Reserved. WT or write through. WP or write protect. WB or write back. Reserved.  4K_F2000: read DRAM. 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|       | 0h 1h 3h-2h 4h 5h 6h 7h Reserved. RdDram range are AccessTy Core::X80                                                          | UC or uncacheable. WC or write combining. Reserved. WT or write through. WP or write protect. WB or write back. Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 20    | 0h 1h 3h-2h 4h 5h 6h 7h Reserved. RdDram range are AccessTy Core::X80                                                          | UC or uncacheable.  WC or write combining.  Reserved.  WT or write through.  WP or write protect.  WB or write back.  Reserved.  -4K_F2000: read DRAM. 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the marked as destined for DRAM.  pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                                                                                                                                                                                                                                                                                            |  |
| 20    | 0h 1h 3h-2h 4h 5h 6h 7h Reserved. RdDram range are AccessTy Core::X80 WrDram the range                                         | UC or uncacheable.  WC or write combining.  Reserved.  WT or write through.  WP or write protect.  WB or write back.  Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 19    | 0h 1h 3h-2h 4h 5h 6h 7h Reserved. RdDram range are AccessTy Core::X80 WrDram the range AccessTy Core::X80                      | UC or uncacheable.  WC or write combining.  Reserved.  WT or write through.  WP or write protect.  WB or write back.  Reserved.  -4K_F2000: read DRAM. 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the marked as destined for DRAM.  pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.  -4K_F2000: write DRAM. 0=Write accesses to the range are marked as MMIO. 1=Write accesses to are marked as destined for DRAM.  pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: 6::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0. |  |
| 19    | 0h 1h 3h-2h 4h 5h 6h 7h Reserved. RdDram range are AccessTy Core::X80 WrDram the range AccessTy Core::X80                      | UC or uncacheable.  WC or write combining.  Reserved.  WT or write through.  WP or write protect.  WB or write back.  Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 19    | 0h 1h 3h-2h 4h 5h 6h 7h Reserved. RdDram range are AccessTy Core::X80 WrDram the range AccessTy Core::X80                      | UC or uncacheable.  WC or write combining.  Reserved.  WT or write through.  WP or write protect.  WB or write back.  Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 19    | 0h 1h 3h-2h 4h 5h 6h 7h Reserved. RdDram range are AccessTy Core::X80 WrDram the range AccessTy Core::X80 MemTyp ValidValue    | UC or uncacheable.  WC or write combining.  Reserved.  WT or write through.  WP or write protect.  WB or write back.  Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 19    | 0h 1h 3h-2h 4h 5h 6h 7h Reserved. RdDram range are AccessTy Core::X80 WrDram the range AccessTy Core::X80 MemTyp ValidVali     | UC or uncacheable.  WC or write combining.  Reserved.  WT or write through.  WP or write protect.  WB or write back.  Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 19    | 0h 1h 3h-2h 4h 5h 6h 7h Reserved. RdDram range are AccessTy Core::X80 WrDram the range AccessTy Core::X80 MemTyp ValidValue    | UC or uncacheable.  WC or write combining.  Reserved.  WT or write through.  WP or write protect.  WB or write back.  Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 19    | 0h 1h 3h-2h 4h 5h 6h 7h Reserved. RdDram range are AccessTy Core::X80 WrDram the range AccessTy Core::X80 MemTyp ValidValue 0h | UC or uncacheable.  WC or write combining.  Reserved.  WT or write through.  WP or write protect.  WB or write back.  Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |

|       | 5h          | WP or write protect.                                                                                                                          |
|-------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
|       | 6h          | WB or write back.                                                                                                                             |
|       | 7h          | Reserved.                                                                                                                                     |
| 15:13 | Reserved    | •                                                                                                                                             |
| 12    | RdDram      | <b>_4K_F1000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the                                 |
|       |             | marked as destined for DRAM.                                                                                                                  |
|       |             | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                    |
| 11    |             | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                              |
| 11    |             | <b>_4K_F1000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to are marked as destined for DRAM. |
|       |             | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                    |
|       |             | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                              |
| 10:8  |             | e_4K_F1000: memory type. Read-write. Reset: XXXb.                                                                                             |
| 10.0  | ValidVal    | V VA                                                                                                                                          |
|       | Value       | Description                                                                                                                                   |
|       | 0h          | UC or uncacheable.                                                                                                                            |
|       | 1h          | WC or write combining.                                                                                                                        |
|       | 3h-2h       | Reserved.                                                                                                                                     |
|       | 4h          | WT or write through.                                                                                                                          |
|       | 5h          | WP or write protect.                                                                                                                          |
|       | 6h          | WB or write back.                                                                                                                             |
|       | 7h          | Reserved.                                                                                                                                     |
| 7:5   | Reserved    |                                                                                                                                               |
| 4     |             | <b>_4K_F0000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the                                 |
|       |             | marked as destined for DRAM. Address range from F0000h to F0FFF.                                                                              |
|       | Core::X8    | 6::Msr::SYS_CFG[MtrrFixDramEn,MtrrFixDramModEn] masks reads of the stored value.                                                              |
|       |             | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                    |
|       |             | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                              |
| 3     |             | <b>_4K_F0000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to                                  |
|       |             | are marked as destined for DRAM. Address range from F0000h to F0FFF.                                                                          |
|       |             | 6::Msr::SYS_CFG[MtrrFixDramEn,MtrrFixDramModEn] masks reads of the stored value.                                                              |
|       |             | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                    |
| 2.0   |             | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                              |
| 2:0   | -           | <b>e_4K_F0000</b> : <b>memory type</b> . Read-write. Reset: XXXb. Address range from F0000h to F0FFFh.                                        |
|       | ValidVal    | Description                                                                                                                                   |
|       | Value<br>0h | UC or uncacheable.                                                                                                                            |
|       | 1h          | WC or write combining.                                                                                                                        |
|       | 3h-2h       | Reserved.                                                                                                                                     |
|       | 4h          |                                                                                                                                               |
|       | 5h          | WT or write through. WP or write protect.                                                                                                     |
|       | 6h          | WB or write back.                                                                                                                             |
|       | 7h          | Reserved.                                                                                                                                     |
|       | /11         | Nesel veu.                                                                                                                                    |

#### MSR0000\_026F [Fixed-Size MTRRs] (Core::X86::Msr::MtrrFix\_4K\_7)

See Core::X86::Msr::MtrrVarBase for general MTRR information. Fixed MTRRs are enabled through Core::X86::Msr::MTRRdefType[MtrrDefTypeFixEn,MtrrDefTypeEn]. For addresses below 1-MB, the appropriate Fixed MTRRs override the default access destination. Each fixed MTRR includes two bits, RdDram and WrDram, that determine the destination based on the access type. Writing Reserved MemType values causes an error-on-write.

\_ccd[7:0]\_lthree0\_core[7:0]\_nSIZE4K7; MSR0000\_026F

| Bits  | Descripti | on                                                                                                            |
|-------|-----------|---------------------------------------------------------------------------------------------------------------|
|       | Reserved. |                                                                                                               |
| 60    |           | <b>_4K_FF000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the |
|       |           | marked as destined for DRAM.                                                                                  |
|       |           | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                    |
|       |           | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |
| 59    |           | <b>_4K_FF000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to  |
|       | the range | are marked as destined for DRAM.                                                                              |
|       |           | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                    |
|       |           | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |
| 58:56 |           | e_4K_FF000: memory type. Read-write. Reset: XXXb.                                                             |
|       | ValidValu |                                                                                                               |
|       | Value     | Description                                                                                                   |
|       | 0h        | UC or uncacheable.                                                                                            |
|       | 1h        | WC or write combining.                                                                                        |
|       | 3h-2h     | Reserved.                                                                                                     |
|       | 4h        | WT or write through.                                                                                          |
|       | 5h        | WP or write protect.                                                                                          |
|       | 6h        | WB or write back.                                                                                             |
|       | 7h        | Reserved.                                                                                                     |
| 55:53 | Reserved. |                                                                                                               |
| 52    | RdDram    | <b>_4K_FE000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the |
|       |           | marked as destined for DRAM.                                                                                  |
|       | AccessTy  | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn]? Read-write: Read,Error-on-write-1. Reset:                      |
|       |           | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |
| 51    |           | <b>_4K_FE000</b> : write DRAM. 0=Write accesses to the range are marked as MMIO. 1=Write accesses to          |
|       |           | are marked as destined for DRAM.                                                                              |
|       |           | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                    |
|       |           | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |
| 50:48 |           | e_4K_FE000: memory type. Read-write. Reset: XXXb.                                                             |
|       | ValidValu |                                                                                                               |
|       |           | Description                                                                                                   |
|       |           | UC or uncacheable.                                                                                            |
|       | 1h        | WC or write combining.                                                                                        |
|       | 3h-2h     | Reserved.                                                                                                     |
|       | 4h        | WT or write through.                                                                                          |
|       | 5h        | WP or write protect.                                                                                          |
|       | 6h        | WB or write back.                                                                                             |
|       | 7h        | Reserved.                                                                                                     |
| 47:45 | Reserved. |                                                                                                               |
| 44    | RdDram    | <b>_4K_FD000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the |
|       | range are | marked as destined for DRAM.                                                                                  |
|       |           | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                    |
|       |           | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |
| 43    |           | <b>_4K_FD000</b> : write <b>DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to  |
|       |           | are marked as destined for DRAM.                                                                              |
|       |           | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                    |
| 45    |           | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                              |
| 42:40 | MemTyp    | <b>e_4K_FD000</b> : <b>memory type</b> . Read-write. Reset: XXXb.                                             |

| ValidValues: |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|              | UC or uncacheable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|              | WC or write combining.                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|              | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|              | WT or write through.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|              | WP or write protect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|              | WB or write back.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|              | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|              | <b>_4K_FC000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the                                                                                                                                                                                                                                                                                                                                                                                       |  |
| range are    | marked as destined for DRAM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|              | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|              | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|              | <b>_4K_FC000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to are marked as destined for DRAM.                                                                                                                                                                                                                                                                                                                                                       |  |
| AccessTy     | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|              | 5::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| MemTyp       | e_4K_FC000: memory type. Read-write. Reset: XXXb.                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| ValidValı    | ies:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| Value        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 0h           | UC or uncacheable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 1h           | WC or write combining.                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 3h-2h        | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 4h           | WT or write through.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 5h           | WP or write protect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 6h           | WB or write back.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 7h           | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| Reserved.    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|              | <b>_4K_FB000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the marked as destined for DRAM.                                                                                                                                                                                                                                                                                                                                                          |  |
|              | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|              | 5::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|              | <b>_4K_FB000</b> : <b>write DRAM</b> . 0=Write accesses to the range are marked as MMIO. 1=Write accesses to are marked as destined for DRAM.                                                                                                                                                                                                                                                                                                                                                       |  |
|              | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|              | 5::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|              | e_4K_FB000: memory type. Read-write. Reset: XXXb.                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| ValidValı    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| Value        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 0h           | UC or uncacheable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 1h           | WC or write combining.                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 3h-2h        | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 4h           | WT or write through.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 5h           | WP or write protect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 6h           | WB or write back.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 7h           | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|              | <b>_4K_FA000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the                                                                                                                                                                                                                                                                                                                                                                                       |  |
|              | Value Oh 1h 3h-2h 4h 5h 6h 7h Reserved. RdDram range are AccessTy Core::X86 WrDram the range AccessTy Core::X86 MemTyp ValidValue Oh 1h 3h-2h 4h 5h 6h 7h Reserved. RdDram range are AccessTy Core::X86 MemTyp ValidValue Oh 1h 3h-2h 4h 5h 6h 7h Reserved. RdDram range are AccessTy Core::X86 WrDram the range AccessTy Core::X86 MemTyp ValidValue Oh 1h 3h-2h 4h 5h 6h 7h Reserved. |  |

|       | range are marked as destined for DRAM. |                                                                                                                                                         |
|-------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | Core::X86                              | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset: 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.             |
| 19    | WrDram                                 | <b>_4K_FA000</b> : write DRAM. 0=Write accesses to the range are marked as MMIO. 1=Write accesses to                                                    |
|       | the range                              | are marked as destined for DRAM.                                                                                                                        |
|       |                                        | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                              |
|       | Core::X86                              | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                                        |
| 18:16 | MemTyp                                 | e_4K_FA000: memory type. Read-write. Reset: XXXb.                                                                                                       |
|       | <b>ValidValu</b>                       | ies:                                                                                                                                                    |
|       | Value                                  | Description                                                                                                                                             |
|       | 0h                                     | UC or uncacheable.                                                                                                                                      |
|       | 1h                                     | WC or write combining.                                                                                                                                  |
|       | 3h-2h                                  | Reserved.                                                                                                                                               |
|       | 4h                                     | WT or write through.                                                                                                                                    |
|       | 5h                                     | WP or write protect.                                                                                                                                    |
|       | 6h                                     | WB or write back.                                                                                                                                       |
|       | 7h                                     | Reserved.                                                                                                                                               |
| 15:13 | Reserved.                              |                                                                                                                                                         |
| 12    | RdDram                                 | <b>_4K_F9000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the                                           |
|       | range are                              | marked as destined for DRAM.                                                                                                                            |
|       | AccessTy                               | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                              |
|       | Core::X86                              | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                                        |
| 11    |                                        | <b>_4K_F9000</b> : write DRAM. 0=Write accesses to the range are marked as MMIO. 1=Write accesses to                                                    |
|       |                                        | are marked as destined for DRAM.                                                                                                                        |
|       |                                        | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                              |
|       |                                        | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                                        |
| 10:8  |                                        | <b>e_4K_F9000</b> : <b>memory type</b> . Read-write. Reset: XXXb.                                                                                       |
|       | ValidValu                              |                                                                                                                                                         |
|       | Value                                  | Description                                                                                                                                             |
|       | 0h                                     | UC or uncacheable.                                                                                                                                      |
|       | 1h                                     | WC or write combining.                                                                                                                                  |
|       | 3h-2h                                  | Reserved.                                                                                                                                               |
|       | 4h                                     | WT or write through.                                                                                                                                    |
|       | 5h                                     | WP or write protect.                                                                                                                                    |
|       | 6h                                     | WB or write back.                                                                                                                                       |
|       | 7h                                     | Reserved.                                                                                                                                               |
| 7:5   | Reserved.                              |                                                                                                                                                         |
| 4     |                                        | <b>_4K_F8000</b> : <b>read DRAM</b> . 0=Read accesses to the range are marked as MMIO. 1=Read accesses to the                                           |
|       | _                                      | marked as destined for DRAM. Address range from F8000h to F8FFFh.                                                                                       |
|       |                                        | 6::Msr::SYS_CFG[MtrrFixDramEn,MtrrFixDramModEn] masks reads of the stored value.                                                                        |
|       |                                        | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                              |
|       |                                        | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                                        |
| 3     |                                        | <b>_4K_F8000</b> : write DRAM. 0=Write accesses to the range are marked as MMIO. 1=Write accesses to                                                    |
|       | _                                      | are marked as destined for DRAM. Address range from F8000h to F8FFFh.  6::Msr::SYS_CFG[MtrrFixDramEn,MtrrFixDramModEn] masks reads of the stored value. |
|       |                                        | pe: Core::X86::Msr::SYS_CFG[MtrrFixDramModEn] ? Read-write : Read,Error-on-write-1. Reset:                                                              |
|       |                                        | 6::Msr::SYS_CFG[MtrrFixDramModEn] ? X : Fixed,0.                                                                                                        |
| 2:0   |                                        | <b>e_4K_F8000</b> : <b>memory type</b> . Read-write. Reset: XXXb. Address range from F8000h to F8FFFh.                                                  |
| 2.0   | ValidValı                              |                                                                                                                                                         |
|       | vanu vall                              | 10.                                                                                                                                                     |

|  | Value | Description            |
|--|-------|------------------------|
|  | 0h    | UC or uncacheable.     |
|  | 1h    | WC or write combining. |
|  | 3h-2h | Reserved.              |
|  | 4h    | WT or write through.   |
|  | 5h    | WP or write protect.   |
|  | 6h    | WB or write back.      |
|  | 7h    | Reserved.              |

#### MSR0000\_0277 [Page Attribute Table] (Core::X86::Msr::PAT) This register specifies the memory type based on the PAT, PCD, and PWT bits in the virtual address page tables. \_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; MSR0000\_0277 Bits Description 63:59 Reserved. 58:56 **PA7MemType**. Read-write. Reset: 0h. Default UC. MemType for {PAT, PCD, PWT} = 7h. ValidValues: Value Description 0h UC or uncacheable. 1h WC or write combining. 3h-2h Reserved. 4h WT or write through. 5h WP or write protect. WB or write back. 6h 7h Reserved. 55:51 Reserved. 50:48 **PA6MemType**. Read-write. Reset: 7h. Default UC. MemType for {PAT, PCD, PWT} = 6h. ValidValues: Value Description 0h UC or uncacheable. WC or write combining. 1h 3h-2h Reserved. 4h WT or write through. 5h WP or write protect. 6h WB or write back. 7h Reserved. 47:43 Reserved. 42:40 **PA5MemType**. Read-write. Reset: 4h. Default WT. MemType for {PAT, PCD, PWT} = 5h. ValidValues: Description Value 0h UC or uncacheable.

|       | OH                                                                                       | WD of write back. |
|-------|------------------------------------------------------------------------------------------|-------------------|
|       | 7h                                                                                       | Reserved.         |
| 39:35 | Reserved.                                                                                |                   |
| 34:32 | <b>PA4MemType</b> . Read-write. Reset: 6h. Default WB. MemType for {PAT, PCD, PWT} = 4h. |                   |
|       | ValidValu                                                                                | ies:              |

WC or write combining.

WT or write through. WP or write protect.

WB or write back

Reserved.

1h 3h-2h

4h

5h

|       | ** 1      |                                                                                    |
|-------|-----------|------------------------------------------------------------------------------------|
|       | Value     | Description                                                                        |
|       | 0h        | UC or uncacheable.                                                                 |
|       | 1h        | WC or write combining.                                                             |
|       | 3h-2h     | Reserved.                                                                          |
|       | 4h        | WT or write through.                                                               |
|       | 5h        | WP or write protect.                                                               |
|       | 6h        | WB or write back.                                                                  |
|       | 7h        | Reserved.                                                                          |
|       | Reserved. |                                                                                    |
| 26:24 |           | <b>Type</b> . Read-write. Reset: 0h. Default UC. MemType for {PAT, PCD, PWT} = 3h. |
|       | ValidValu |                                                                                    |
|       | Value     | Description                                                                        |
|       | 0h        | UC or uncacheable.                                                                 |
|       | 1h        | WC or write combining.                                                             |
|       | 3h-2h     | Reserved.                                                                          |
|       | 4h        | WT or write through.                                                               |
|       | 5h        | WP or write protect.                                                               |
|       | 6h        | WB or write back.                                                                  |
|       | 7h        | Reserved.                                                                          |
| 23:19 | Reserved. |                                                                                    |
| 18:16 | PA2Mem    | Type. Read-write. Reset: 7h. Default UC. MemType for {PAT, PCD, PWT} = 2h.         |
|       | ValidValu | ues:                                                                               |
|       | Value     | Description                                                                        |
|       | 0h        | UC or uncacheable.                                                                 |
|       | 1h        | WC or write combining.                                                             |
|       | 3h-2h     | Reserved.                                                                          |
|       | 4h        | WT or write through.                                                               |
|       | 5h        | WP or write protect.                                                               |
|       | 6h        | WB or write back.                                                                  |
|       | 7h        | Reserved.                                                                          |
| 15:11 | Reserved. |                                                                                    |
| 10:8  | PA1Mem    | <b>Type</b> . Read-write. Reset: 4h. Default WT. MemType for {PAT, PCD, PWT} = 1h. |
|       | ValidValu |                                                                                    |
|       | Value     | Description                                                                        |
|       | 0h        | UC or uncacheable.                                                                 |
|       | 1h        | WC or write combining.                                                             |
|       | 3h-2h     | Reserved.                                                                          |
|       | 4h        | WT or write through.                                                               |
|       | 5h        | WP or write protect.                                                               |
|       | 6h        | WB or write back.                                                                  |
|       | 7h        | Reserved.                                                                          |
| 7:3   | Reserved. |                                                                                    |
| 2:0   | PA0Mem    | Type. Read-write. Reset: 6h. MemType for {PAT, PCD, PWT} = 0h.                     |
|       | ValidValu |                                                                                    |
|       | Value     | Description                                                                        |
|       | 0h        | UC or uncacheable.                                                                 |
|       | 1h        | WC or write combining.                                                             |
|       | 3h-2h     | Reserved.                                                                          |
|       |           |                                                                                    |

| 4h | WT or write through. | ] |
|----|----------------------|---|
| 5h | WP or write protect. |   |
| 6h | WB or write back.    |   |
| 7h | Reserved.            |   |

| MSR      | 0000_02FF [MTRR Default Memory Type] (Core::X86::Msr::MTRRdefType)                                              |  |  |  |
|----------|-----------------------------------------------------------------------------------------------------------------|--|--|--|
| See C    | See Core::X86::Msr::MtrrVarBase for general MTRR information.                                                   |  |  |  |
| _ccd[7:0 | ]_lthree0_core[7:0]; MSR0000_02FF                                                                               |  |  |  |
| Bits     | Description                                                                                                     |  |  |  |
| 63:12    | Reserved.                                                                                                       |  |  |  |
| 11       | MtrrDefTypeEn: variable and fixed MTRR enable. Read-write. Reset: 0. 0=Fixed and variable MTRRs are not         |  |  |  |
|          | enabled. 1=Core::X86::Msr::MtrrVarBase, and Core::X86::Msr::MtrrFix_64K through                                 |  |  |  |
|          | Core::X86::Msr::MtrrFix_4K_7 are enabled.                                                                       |  |  |  |
| 10       | MtrrDefTypeFixEn: fixed MTRR enable. Read-write. Reset: 0. 0=Core::X86::Msr::MtrrFix_64K through                |  |  |  |
|          | Core::X86::Msr::MtrrFix_4K_7 are not enabled. 1=Core::X86::Msr::MtrrFix_64K through                             |  |  |  |
|          | Core::X86::Msr::MtrrFix_4K_7 are enabled. This field is ignored (and the fixed MTRRs are not enabled) if        |  |  |  |
|          | Core::X86::Msr::MTRRdefType[MtrrDefTypeEn] == 0.                                                                |  |  |  |
| 9:8      | Reserved.                                                                                                       |  |  |  |
| 7:0      | MemType: memory type. Read-write. Reset: 00h.                                                                   |  |  |  |
|          | <b>Description</b> : If MtrrDefTypeEn == 1, then MemType specifies the memory type for memory space that is not |  |  |  |
|          | specified by either the fixed or variable range MTRRs. If MtrrDefTypeEn == 0, then the default memory type for  |  |  |  |
|          | all of memory is UC.                                                                                            |  |  |  |

### MSR0000\_06A0 [User CET] (Core::X86::Msr::U\_CET)

Other write values cause a GP(0).

| 112021   | mentous_usin [esti eli] (estimoswillerine_eli)                                      |  |  |
|----------|-------------------------------------------------------------------------------------|--|--|
| Read-    | Read-write. Reset: 0000_0000_0000_0000h.                                            |  |  |
|          |                                                                                     |  |  |
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; MSR0000_06A0                                       |  |  |
| Bits     | Description                                                                         |  |  |
| 63:2     | Reserved.                                                                           |  |  |
| 1        | <b>WRSHSTKEN</b> . Read-write. Reset: 0. Enables the WRSS instruction in User Mode. |  |  |
| 0        | SHSTKEN. Read-write. Reset: 0. When Set Shadow stack is enabled in User mode.       |  |  |

Valid encodings are {00000b, Core::X86::Msr::MtrrFix\_64K through Core::X86::Msr::MtrrFix\_4K\_7[2:0]}.

# MSR0000\_06A2 [Supervisor CET] (Core::X86::Msr::S\_CET)

| Read-    | write. Reset: 0000_0000_0000_0000h.                                                         |
|----------|---------------------------------------------------------------------------------------------|
|          |                                                                                             |
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; MSR0000_06A2                                               |
| Bits     | Description                                                                                 |
| 63:2     | Reserved.                                                                                   |
| 1        | <b>WRSHSTKEN</b> . Read-write. Reset: 0. Enables the WRSS instruction in Supervisor Mode.   |
| 0        | <b>SHSTKEN</b> . Read-write. Reset: 0. When Set Shadow stack is enabled in Supervisor mode. |

# MSR0000\_06A4 [PL0 Shadow Stack Pointer] (Core::X86::Msr::PL0Ssp)

| Read-    | write. Reset: 0000_0000_0000_0000h.                                                                 |
|----------|-----------------------------------------------------------------------------------------------------|
|          |                                                                                                     |
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0];                                                                    |
| Bits     | Description                                                                                         |
| 63:2     | UserLinAddress: PL0 user top of SSP. Read-write. Reset: 0000_0000_0000_0000h. UserLinAddress[63:32] |
|          | must be zero in 32-bit mode.                                                                        |
| 1:0      | Reserved.                                                                                           |

| MSR0000_06A5 [PL1 Shadow Stack Pointer] (Core::X86::Msr::PL1Ssp) |                                                                                                     |  |
|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--|
| Read-write. Reset: 0000_0000_0000_0000h.                         |                                                                                                     |  |
|                                                                  |                                                                                                     |  |
| _ccd[7:0                                                         | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSR0000_06A5                                               |  |
| Bits                                                             | Description                                                                                         |  |
| 63:2                                                             | UserLinAddress: PL1 user top of SSP. Read-write. Reset: 0000_0000_0000_0000h. UserLinAddress[63:32] |  |
|                                                                  | must be zero in 32-bit mode.                                                                        |  |
| 1:0                                                              | Reserved.                                                                                           |  |

# MSR0000\_06A6 [PL2 Shadow Stack Pointer] (Core::X86::Msr::PL2Ssp)

| Read-    | write. Reset: 0000_0000_0000_0000h.                                                                 |
|----------|-----------------------------------------------------------------------------------------------------|
|          |                                                                                                     |
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; MSR0000_06A6                                                       |
| Bits     | Description                                                                                         |
| 63:2     | UserLinAddress: PL2 user top of SSP. Read-write. Reset: 0000_0000_0000_0000h. UserLinAddress[63:32] |
|          | must be zero in 32-bit mode.                                                                        |
| 1:0      | Reserved.                                                                                           |

# MSR0000\_06A7 [PL3 Shadow Stack Pointer] (Core::X86::Msr::PL3Ssp)

|          | <b>-</b> 1/                                                                                         |
|----------|-----------------------------------------------------------------------------------------------------|
| Read-v   | write. Reset: 0000_0000_0000_0000h.                                                                 |
|          |                                                                                                     |
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; MSR0000_06A7                                                       |
| Bits     | Description                                                                                         |
| 63:2     | UserLinAddress: PL3 user top of SSP. Read-write. Reset: 0000_0000_0000_0000h. UserLinAddress[63:32] |
|          | must be zero in 32-bit mode.                                                                        |
| 1:0      | Reserved.                                                                                           |

# MSR0000\_06A8 [Interrupt SSP Table Address] (Core::X86::Msr::IstSspAddr)

| Read-    | write. Reset: 0000 0000 0000 0000h.                                                                         |
|----------|-------------------------------------------------------------------------------------------------------------|
|          |                                                                                                             |
|          |                                                                                                             |
|          |                                                                                                             |
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0];                                                                            |
| Rite     | Description                                                                                                 |
| Dits     | Description                                                                                                 |
| 63.0     | <b>IntrLinTableAddress</b> . Read-write. Reset: 0000_0000_0000_0000h. Shadow Stack Pointer interrupt table. |
| 05.0     | ma Lini table Additess. Nead-witte. Neset. 0000_0000_00001. Stiadow Stack Folliter interrupt table.         |

#### MSR0000\_0802 [APIC ID] (Core::X86::Msr::APIC\_ID)

| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSR0000_0802                           |  |
|----------|---------------------------------------------------------------------------------|--|
| Bits     | Description                                                                     |  |
| 63:32    | Reserved.                                                                       |  |
| 31:0     | ApicId[31:0]: APIC ID[31:0]. Reset: XXXX_XXXXh. Local x2APIC ID register.       |  |
|          | AccessType: X2APICEN? Read-only, Error-on-write: Error-on-read, Error-on-write. |  |

#### MSR0000\_0803 [APIC Version] (Core::X86::Msr::ApicVersion)

|          | - · · · · · · · · · · · · · · · · · · ·                                                                                 |
|----------|-------------------------------------------------------------------------------------------------------------------------|
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; MSR0000_0803                                                                           |
| Bits     | Description                                                                                                             |
| 63:32    | Reserved.                                                                                                               |
| 31       | <b>ExtApicSpace</b> : <b>extended APIC register space present</b> . Reset: 1. 1=Indicates the presence of extended APIC |
|          | register space starting at Core::X86::Msr::ExtendedApicFeature.                                                         |
|          | AccessType: X2APICEN? Read-only, Error-on-write: Error-on-read, Error-on-write.                                         |
| 30:25    | Reserved.                                                                                                               |
| 24       | <b>DirectedEoiSupport</b> : <b>directed EOI support</b> . Reset: 0. 0=Directed EOI capability not supported. 1=Directed |
|          | EOI capability supported.                                                                                               |
|          | AccessType: X2APICEN? Read-only, Error-on-write: Error-on-read, Error-on-write.                                         |

| 23:16 | <b>MaxLvtEntry</b> . Reset: XXh. Specifies the number of entries in the local vector table minus one. |
|-------|-------------------------------------------------------------------------------------------------------|
|       | AccessType: X2APICEN? Read-only, Error-on-write: Error-on-read, Error-on-write.                       |
| 15:8  | Reserved.                                                                                             |
| 7:0   | <b>Version</b> . Reset: 10h. Indicates the version number of this APIC implementation.                |
|       | AccessType: X2APICEN ? Read-only,Error-on-write : Error-on-read,Error-on-write.                       |

# MSR0000\_0808 [Task Priority] (Core::X86::Msr::TPR)

| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSR0000_0808 |                                                                                                                                |
|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| Bits                                                  | Description                                                                                                                    |
| 63:8                                                  | Reserved.                                                                                                                      |
| 7:0                                                   | <b>Priority</b> . Reset: 00h. This field is assigned by software to set a threshold priority at which the core is interrupted. |
|                                                       | AccessType: X2APICEN ? Read-write, Volatile : Error-on-read, Error-on-write.                                                   |

# MSR0000\_0809 [Arbitration Priority] (Core::X86::Msr::ArbitrationPriority)

| Reset: 0000_0000_0000_0000h. |                                                                                                                                |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| _ccd[7:0                     | 0]_lthree0_core[7:0]_thread[1:0]; MSR0000_0809                                                                                 |
| Bits                         | Description                                                                                                                    |
| 63:8                         | Reserved.                                                                                                                      |
| 7:0                          | <b>Priority</b> . Reset: 00h. Indicates the current priority for a pending interrupt, or a task or interrupt being serviced by |
|                              | the core. The priority is used to arbitrate between cores to determine which accepts a lowest-priority interrupt               |
|                              | request.                                                                                                                       |
|                              | AccessType: X2APICEN? Read-only, Error-on-write, Volatile: Error-on-read, Error-on-write.                                      |

# MSR0000\_080A [Processor Priority] (Core::X86::Msr::ProcessorPriority)

| Reset: 0000_0000_0000_0000h. |                                                                                                                                |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| _ccd[7:0                     | 0]_lthree0_core[7:0]_thread[1:0]; MSR0000_080A                                                                                 |
| Bits                         | Description                                                                                                                    |
| 63:8                         | Reserved.                                                                                                                      |
| 7:0                          | <b>Priority</b> . Reset: 00h. Indicates the core's current priority servicing a task or interrupt, and is used to determine if |
|                              | any pending interrupts should be serviced. It is the higher value of the task priority value and the current highest           |
|                              | in-service interrupt.                                                                                                          |
|                              | AccessType: X2APICEN? Read-only, Error-on-write, Volatile: Error-on-read, Error-on-write.                                      |

# MSR0000\_080B [End Of Interrupt] (Core::X86::Msr::EOI)

| Reset: 0000_0000_0000_0000h. |                                                                                                                    |  |  |
|------------------------------|--------------------------------------------------------------------------------------------------------------------|--|--|
| _ccd[7:0                     | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSR0000_080B                                                              |  |  |
| Bits                         | Description                                                                                                        |  |  |
| 63:0                         | <b>EOI</b> . Reset: 0000_0000_0000_0000h. A write zero to this field indicates the end of interrupt processing the |  |  |
|                              | currently in service interrupt.                                                                                    |  |  |
|                              | AccessType: X2APICEN? Write-0-only, Error-on-read, Error-on-write-1: Error-on-read, Error-on-write.                |  |  |

# MSR0000\_080D [Logical Destination Register] (Core::X86::Msr::LDR)

| Reset: 0000_0000_0000_0000h. |                                                                                                                  |  |  |
|------------------------------|------------------------------------------------------------------------------------------------------------------|--|--|
| _ccd[7:0                     | ]_lthree0_core[7:0]_thread[1:0]; MSR0000_080D                                                                    |  |  |
| Bits                         | Description                                                                                                      |  |  |
| 63:32                        | Reserved.                                                                                                        |  |  |
| 31:16                        | ClusterDestination. Reset: 0000h. Specifies cluster's destination identification.                                |  |  |
|                              | AccessType: X2APICEN? Read-only, Error-on-write: Error-on-read, Error-on-write.                                  |  |  |
| 15:0                         | <b>LogicalDestination</b> . Reset: 0000h. Specifies one of up to sixteen x2APICs within the cluster specified by |  |  |
|                              | ClusterDestination.                                                                                              |  |  |
|                              | AccessType: X2APICEN? Read-only, Error-on-write: Error-on-read, Error-on-write.                                  |  |  |
|                              | ValidValues:                                                                                                     |  |  |

| Bit  | Description |
|------|-------------|
| [0]  | x2APIC[0]   |
| [1]  | x2APIC[1]   |
| [2]  | x2APIC[2]   |
| [3]  | x2APIC[3]   |
| [4]  | x2APIC[4]   |
| [5]  | x2APIC[5]   |
| [6]  | x2APIC[6]   |
| [7]  | x2APIC[7]   |
| [8]  | x2APIC[8]   |
| [9]  | x2APIC[9]   |
| [10] | x2APIC[10]  |
| [11] | x2APIC[11]  |
| [12] | x2APIC[12]  |
| [13] | x2APIC[13]  |
| [14] | x2APIC[14]  |
| [15] | x2APIC[15]  |

MSR0000\_080F [Spurious Interrupt Vector] (Core::X86::Msr::SVR)

|          | ,                                                                                                           |  |
|----------|-------------------------------------------------------------------------------------------------------------|--|
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; MSR0000_080F                                                               |  |
| Bits     | Description                                                                                                 |  |
| 63:10    | Reserved.                                                                                                   |  |
| 9        | <b>FocusDisable</b> . Reset: 0. 1=Disable focus core checking during lowest-priority arbitrated interrupts. |  |
|          | AccessType: X2APICEN ? Read-write : Error-on-read,Error-on-write.                                           |  |
| 8        | APICSWEn: APIC software enable. Reset: 0. All LVT entry mask bits are set and cannot be cleared.            |  |
|          | AccessType: X2APICEN ? Read-write : Error-on-read,Error-on-write.                                           |  |
| 7:0      | <b>Vector</b> . Reset: FFh. The vector that is sent to the core in the event of a spurious interrupt.       |  |
|          | AccessType: X2APICEN ? Read-write : Error-on-read, Error-on-write.                                          |  |

# MSR0000\_081[0...7] [In Service Register] (Core::X86::Msr::ISR)

| Reset: 0000_0000_0000_0000h.                                                                                                |
|-----------------------------------------------------------------------------------------------------------------------------|
| Interrupt In Service status bits[255:0] accessible through 8 ISR registers.                                                 |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_nISR0_aliasMSR; MSR0000_0810                                                        |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_nISR1_aliasMSR; MSR0000_0811                                                        |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_nISR2_aliasMSR; MSR0000_0812                                                        |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_nISR3_aliasMSR; MSR0000_0813                                                        |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_nISR4_aliasMSR; MSR0000_0814                                                        |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_nISR5_aliasMSR; MSR0000_0815                                                        |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_nISR6_aliasMSR; MSR0000_0816                                                        |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_nISR7_aliasMSR; MSR0000_0817                                                        |
| Bits Description                                                                                                            |
| 63:32 Reserved.                                                                                                             |
| 31:0 <b>InServiceBits</b> . Reset: 0000_0000h. These bits are set when the corresponding interrupt is being serviced by the |
| core.                                                                                                                       |
| AccessType: X2APICEN? Read-only, Error-on-write, Volatile: Error-on-read, Error-on-write.                                   |

# MSR0000\_081[8...F] [Trigger Mode Register] (Core::X86::Msr::TMR)

| Reset: 0000_0000_0000_0000h.                                         |  |  |
|----------------------------------------------------------------------|--|--|
| Trigger Mode status bits[255:0] accessible through 8 TMR registers.  |  |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_nTMR0_aliasMSR; MSR0000_0818 |  |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_nTMR1_aliasMSR; MSR0000_0819 |  |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_nTMR2_aliasMSR; MSR0000_081A |  |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_nTMR3_aliasMSR; MSR0000_081B |  |  |

|      | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_nTMR4_aliasMSR; MSR0000_081C                                                                         |                                                                                                                |  |  |
|------|----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--|--|
|      | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_nTMR5_aliasMSR; MSR0000_081D<br>_ccd[7:0]_lthree0_core[7:0]_thread[1:0]_nTMR6_aliasMSR; MSR0000_081E |                                                                                                                |  |  |
|      | cct[7:0]_three0_core[7:0]_thread[1:0]_nTMR7_aliasMSR; MSR0000_081F                                                                           |                                                                                                                |  |  |
|      | <b>Description</b>                                                                                                                           |                                                                                                                |  |  |
|      |                                                                                                                                              |                                                                                                                |  |  |
| 31:0 |                                                                                                                                              | <b>TriggerModeBits</b> . Reset: 0000_0000h. The corresponding trigger mode bit is updated when an interrupt is |  |  |
|      | accepted.                                                                                                                                    |                                                                                                                |  |  |
|      | AccessTy                                                                                                                                     | pe: X2APICEN ? Read-only,Error-on-write,Volatile : Error-on-read,Error-on-write.                               |  |  |
|      | ValidVal                                                                                                                                     | · · · · · · · · · · · · · · · · · · ·                                                                          |  |  |
|      | Bit                                                                                                                                          | Description                                                                                                    |  |  |
|      | [0]                                                                                                                                          | 0=Edge-triggered interrupt. 1=Level-triggered interrupt.                                                       |  |  |
|      | [1]                                                                                                                                          | 0=Edge-triggered interrupt. 1=Level-triggered interrupt.                                                       |  |  |
|      | [2]                                                                                                                                          | 0=Edge-triggered interrupt. 1=Level-triggered interrupt.                                                       |  |  |
|      | [3]                                                                                                                                          | 0=Edge-triggered interrupt. 1=Level-triggered interrupt.                                                       |  |  |
|      | [4]                                                                                                                                          | 0=Edge-triggered interrupt. 1=Level-triggered interrupt.                                                       |  |  |
|      | [5]                                                                                                                                          | 0=Edge-triggered interrupt. 1=Level-triggered interrupt.                                                       |  |  |
|      | [6]                                                                                                                                          | 0=Edge-triggered interrupt. 1=Level-triggered interrupt.                                                       |  |  |
|      | [7]                                                                                                                                          | 0=Edge-triggered interrupt. 1=Level-triggered interrupt.                                                       |  |  |
|      | [8]                                                                                                                                          | 0=Edge-triggered interrupt. 1=Level-triggered interrupt.                                                       |  |  |
|      | [9]                                                                                                                                          | 0=Edge-triggered interrupt. 1=Level-triggered interrupt.                                                       |  |  |
|      | [10]                                                                                                                                         | 0=Edge-triggered interrupt. 1=Level-triggered interrupt.                                                       |  |  |
|      | [11]                                                                                                                                         | 0=Edge-triggered interrupt. 1=Level-triggered interrupt.                                                       |  |  |
|      | [12]                                                                                                                                         | 0=Edge-triggered interrupt. 1=Level-triggered interrupt.                                                       |  |  |
|      | [13]                                                                                                                                         | 0=Edge-triggered interrupt. 1=Level-triggered interrupt.                                                       |  |  |
|      | [14]                                                                                                                                         | 0=Edge-triggered interrupt. 1=Level-triggered interrupt.                                                       |  |  |
|      | [15]                                                                                                                                         | 0=Edge-triggered interrupt. 1=Level-triggered interrupt.                                                       |  |  |
|      | [16]                                                                                                                                         | 0=Edge-triggered interrupt. 1=Level-triggered interrupt.                                                       |  |  |
|      | [17]                                                                                                                                         | 0=Edge-triggered interrupt. 1=Level-triggered interrupt.                                                       |  |  |
|      | [18]                                                                                                                                         | 0=Edge-triggered interrupt. 1=Level-triggered interrupt.                                                       |  |  |
|      | [19]                                                                                                                                         | 0=Edge-triggered interrupt. 1=Level-triggered interrupt.                                                       |  |  |
|      | [20]                                                                                                                                         | 0=Edge-triggered interrupt. 1=Level-triggered interrupt.                                                       |  |  |
|      | [21]                                                                                                                                         | 0=Edge-triggered interrupt. 1=Level-triggered interrupt.                                                       |  |  |
|      | [22]                                                                                                                                         | 0=Edge-triggered interrupt. 1=Level-triggered interrupt.                                                       |  |  |
|      | [23]                                                                                                                                         | 0=Edge-triggered interrupt. 1=Level-triggered interrupt.                                                       |  |  |
|      | [24]                                                                                                                                         | 0=Edge-triggered interrupt. 1=Level-triggered interrupt.                                                       |  |  |
|      | [25]                                                                                                                                         | 0=Edge-triggered interrupt. 1=Level-triggered interrupt.                                                       |  |  |
|      | [26]                                                                                                                                         | 0=Edge-triggered interrupt. 1=Level-triggered interrupt.                                                       |  |  |
|      | [27]                                                                                                                                         | 0=Edge-triggered interrupt. 1=Level-triggered interrupt.                                                       |  |  |
|      | [28]                                                                                                                                         | 0=Edge-triggered interrupt. 1=Level-triggered interrupt.                                                       |  |  |
|      | [29]                                                                                                                                         | 0=Edge-triggered interrupt. 1=Level-triggered interrupt.                                                       |  |  |
|      | [30]                                                                                                                                         | 0=Edge-triggered interrupt. 1=Level-triggered interrupt.                                                       |  |  |
|      | [31]                                                                                                                                         | 0=Edge-triggered interrupt. 1=Level-triggered interrupt.                                                       |  |  |

# MSR0000\_082[0...7] [Interrupt Request Register] (Core::X86::Msr::IRR)

| Reset: 0000_0000_0000_0000h.                                             |  |  |
|--------------------------------------------------------------------------|--|--|
| Interrupt Request status bits[255:0] accessible through 8 IRR registers. |  |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_nIRR0_aliasMSR; MSR0000_0820     |  |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_nIRR1_aliasMSR; MSR0000_0821     |  |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_nIRR2_aliasMSR; MSR0000_0822     |  |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_nIRR3_aliasMSR; MSR0000_0823     |  |  |

| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]_nIRR4_aliasMSR; MSR0000_0824                                                          |  |  |
|----------|-----------------------------------------------------------------------------------------------------------------------|--|--|
| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]_ntRR5_aliasMSR; MSR0000_0825                                                              |  |  |
|          | _ccd[7:0]_lthrea0_core[7:0]_thread[1:0]_nIRR6_aliasMSR; MSR0000_0826                                                  |  |  |
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]_nIRR7_aliasMSR; MSR0000_0827                                                          |  |  |
| Bits     | Description                                                                                                           |  |  |
| 63:32    | Reserved.                                                                                                             |  |  |
| 31:0     | <b>RequestBits</b> . Reset: 0000_0000h. The corresponding request bit is set when the an interrupt is accepted by the |  |  |
|          | x2APIC.                                                                                                               |  |  |
|          | AccessType: X2APICEN? Read-only, Error-on-write, Volatile: Error-on-read, Error-on-write.                             |  |  |

| MSR0000_0828 [Error | Status Register] | (Core::X86::Msi | r::ESR) |
|---------------------|------------------|-----------------|---------|
|---------------------|------------------|-----------------|---------|

| MSK0000_0020 [Elffor Status Register] (CoreXooMsfESR) |                                                                                                                                 |  |  |
|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                                       | 0000_0000_0000_0000h.                                                                                                           |  |  |
| _ccd[7:0                                              | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSR0000_0828                                                                           |  |  |
| Bits                                                  | Description                                                                                                                     |  |  |
| 63:8                                                  | Reserved.                                                                                                                       |  |  |
| 7                                                     | <b>IllegalRegAddr</b> : <b>illegal register address</b> . Reset: 0. This bit indicates that an access to a nonexistent register |  |  |
|                                                       | location within this APIC was attempted. Can only be set in xAPIC mode.                                                         |  |  |
|                                                       | AccessType: X2APICEN? Read, Write-0-only, Error-on-write-1, Volatile: Error-on-read, Error-on-write.                            |  |  |
| 6                                                     | <b>RcvdIllegalVector</b> : <b>received illegal vector</b> . Reset: 0. This bit indicates that this APIC has received a message  |  |  |
|                                                       | with an illegal vector (00h to 0Fh for fixed and lowest priority interrupts).                                                   |  |  |
|                                                       | AccessType: X2APICEN? Read, Write-0-only, Error-on-write-1, Volatile: Error-on-read, Error-on-write.                            |  |  |
| 5                                                     | <b>SentIllegalVector</b> . Reset: 0. This bit indicates that this x2APIC attempted to send a message with an illegal            |  |  |
|                                                       | vector (00h to 0Fh for fixed and lowest priority interrupts).                                                                   |  |  |
|                                                       | AccessType: X2APICEN? Read, Write-0-only, Error-on-write-1, Volatile: Error-on-read, Error-on-write.                            |  |  |
| 4                                                     | Reserved.                                                                                                                       |  |  |
| 3                                                     | <b>RcvAcceptError</b> : <b>receive accept error</b> . Reset: 0. This bit indicates that a message received by this APIC was not |  |  |
|                                                       | accepted by this or any other x2APIC.                                                                                           |  |  |
|                                                       | AccessType: X2APICEN? Read, Write-0-only, Error-on-write-1, Volatile: Error-on-read, Error-on-write.                            |  |  |
| 2                                                     | <b>SendAcceptError</b> . Reset: 0. This bit indicates that a message sent by this APIC was not accepted by any                  |  |  |
|                                                       | x2APIC.                                                                                                                         |  |  |
|                                                       | AccessType: X2APICEN? Read, Write-0-only, Error-on-write-1, Volatile: Error-on-read, Error-on-write.                            |  |  |
| 1:0                                                   | Reserved.                                                                                                                       |  |  |

# MSR0000\_0830 [Interrupt Command] (Core::X86::Msr::InterruptCommand)

| Reset:   | et: 0000_0000_0000_0000h.                                                                                              |                                                       |  |  |
|----------|------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|--|--|
| _ccd[7:0 | cd[7:0]_lthree0_core[7:0]_thread[1:0]; MSR0000_0830                                                                    |                                                       |  |  |
| Bits     | Description                                                                                                            |                                                       |  |  |
| 63:32    | <b>DestinationField</b> . Reset: 0000_0000h. The destination encoding used when                                        |                                                       |  |  |
|          | Core::X8                                                                                                               | Core::X86::Msr::InterruptCommand[DestShrthnd] is 00b. |  |  |
|          | AccessType: X2APICEN ? Read-write : Error-on-read,Error-on-write.                                                      |                                                       |  |  |
| 31:20    | Reserved.                                                                                                              |                                                       |  |  |
| 19:18    | <b>DestShrthnd: destination shorthand</b> . Reset: 0h. Provides a quick way to specify a destination for a message. If |                                                       |  |  |
|          | all including self or all excluding self is used, then destination mode is ignored and physical is automatically used. |                                                       |  |  |
|          | AccessType: X2APICEN ? Read-write : Error-on-read,Error-on-write.                                                      |                                                       |  |  |
|          | ValidValues:                                                                                                           |                                                       |  |  |
|          | Value Description                                                                                                      |                                                       |  |  |
|          | Oh No shorthand (Destination field).                                                                                   |                                                       |  |  |
|          | 1h Self.                                                                                                               |                                                       |  |  |
|          | 2h All including self.                                                                                                 |                                                       |  |  |
|          | 3h All excluding self. (This sends a message with a destination encoding of all 1s, so if lowest priority i            |                                                       |  |  |
|          | used the message could end up being reflected back to this APIC.)                                                      |                                                       |  |  |

| 17:16 | Reserved.                                                                                                                   |                                                           |  |
|-------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|--|
| 15    | <b>TM</b> : <b>trigger mode</b> . Reset: 0. 0=Edge triggered. 1=Level triggered. Indicates how this interrupt is triggered. |                                                           |  |
|       | AccessType: X2APICEN ? Read-write : Error-on-read, Error-on-write.                                                          |                                                           |  |
| 14    | Level. Reset: 0. 0=Deasserted. 1=Asserted.                                                                                  |                                                           |  |
|       | AccessTy                                                                                                                    | pe: X2APICEN ? Read-write : Error-on-read,Error-on-write. |  |
| 13:12 | Reserved.                                                                                                                   |                                                           |  |
| 11    | DM: destination mode. Reset: 0. 0=Physical. 1=Logical.                                                                      |                                                           |  |
|       | AccessTy                                                                                                                    | pe: X2APICEN ? Read-write : Error-on-read,Error-on-write. |  |
| 10:8  | <b>MsgType</b> . Reset: 0h. The message types are encoded as follows:                                                       |                                                           |  |
|       | AccessType: X2APICEN ? Read-write : Error-on-read,Error-on-write.                                                           |                                                           |  |
|       | ValidValues:                                                                                                                |                                                           |  |
|       | Value                                                                                                                       | Description                                               |  |
|       | 0h                                                                                                                          | Fixed                                                     |  |
|       | 1h                                                                                                                          | Lowest Priority.                                          |  |
|       | 2h                                                                                                                          | SMI                                                       |  |
|       | 3h                                                                                                                          | Reserved.                                                 |  |
|       | 4h                                                                                                                          | NMI                                                       |  |
|       | 5h                                                                                                                          | INIT                                                      |  |
|       | 6h                                                                                                                          | Startup                                                   |  |
|       | 7h                                                                                                                          | External interrupt.                                       |  |
| 7:0   | <b>Vector</b> . Reset: 00h. The vector that is sent for this interrupt source.                                              |                                                           |  |
|       | AccessTy                                                                                                                    | pe: X2APICEN ? Read-write : Error-on-read,Error-on-write. |  |

# MSR0000\_0832 [LVT Timer] (Core::X86::Msr::TimerLvtEntry)

| Reset: | Reset: 0000 0000 0001 0000h.                                                                                                    |  |  |
|--------|---------------------------------------------------------------------------------------------------------------------------------|--|--|
|        | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSR0000_0832                                                                           |  |  |
| Bits   | Description                                                                                                                     |  |  |
| 63:18  | Reserved.                                                                                                                       |  |  |
| 17     | <b>Mode</b> . Reset: 0. 0=One-shot. 1=Periodic.                                                                                 |  |  |
|        | AccessType: X2APICEN ? Read-write : Error-on-read,Error-on-write.                                                               |  |  |
| 16     | Mask. Reset: 1. 0=Not masked. 1=Masked.                                                                                         |  |  |
|        | AccessType: X2APICEN ? Read-write : Error-on-read,Error-on-write.                                                               |  |  |
| 15:13  | Reserved.                                                                                                                       |  |  |
| 12     | <b>DS</b> : <b>interrupt delivery status</b> . Reset: 0. 0=Idle. 1=Send pending. (Indicates that the interrupt has not yet been |  |  |
|        | accepted by the core.)                                                                                                          |  |  |
|        | AccessType: X2APICEN? Read-only, Volatile: Error-on-read, Error-on-write.                                                       |  |  |
| 11:8   | Reserved.                                                                                                                       |  |  |
| 7:0    | <b>Vector</b> . Reset: 00h. Interrupt vector number.                                                                            |  |  |
|        | AccessType: X2APICEN ? Read-write : Error-on-read, Error-on-write.                                                              |  |  |

# MSR0000\_0833 [LVT Thermal Sensor] (Core::X86::Msr::ThermalLvtEntry)

| Reset:   | Reset: 0000_0000_0001_0000h.                                                                                                    |  |  |
|----------|---------------------------------------------------------------------------------------------------------------------------------|--|--|
|          |                                                                                                                                 |  |  |
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; MSR0000_0833                                                                                   |  |  |
| Bits     | Description                                                                                                                     |  |  |
| 63:17    | Reserved.                                                                                                                       |  |  |
| 16       | Mask. Reset: 1. 0=Not masked. 1=Masked.                                                                                         |  |  |
|          | AccessType: X2APICEN? Read-write: Error-on-read, Error-on-write.                                                                |  |  |
| 15:13    | 3 Reserved.                                                                                                                     |  |  |
| 12       | <b>DS</b> : <b>interrupt delivery status</b> . Reset: 0. 0=Idle. 1=Send pending. (Indicates that the interrupt has not yet been |  |  |

|      | accepted by the core.)                                                               |  |
|------|--------------------------------------------------------------------------------------|--|
|      | AccessType: X2APICEN ? Read-only, Volatile : Error-on-read, Error-on-write.          |  |
| 11   | Reserved.                                                                            |  |
| 10:8 | MsgType: message type. Reset: 0h. See2.1.14.2.1.14 [Generalized Local Vector Table]. |  |
|      | AccessType: X2APICEN ? Read-write : Error-on-read,Error-on-write.                    |  |
| 7:0  | <b>Vector</b> . Reset: 00h. Interrupt vector number.                                 |  |
|      | AccessType: X2APICEN ? Read-write : Error-on-read,Error-on-write.                    |  |

# MSR0000\_0834 [LVT Performance Monitor] (Core::X86::Msr::PerformanceCounterLvtEntry)

| Reset:   | et: 0000_0000_0001_0000h.                                                                                                      |  |  |
|----------|--------------------------------------------------------------------------------------------------------------------------------|--|--|
| Interru  | rrupts for this local vector table are caused by overflows of:                                                                 |  |  |
| •        | Core::X86::Msr::PERF_LEGACY_CTL03 (Performance Event Select [3:0]).                                                            |  |  |
| •        | Core::X86::Msr::PERF_CTL05 (Performance Event Select [5:0]).                                                                   |  |  |
| _ccd[7:0 | :0]_lthree0_core[7:0]_thread[1:0]; MSR0000_0834                                                                                |  |  |
| Bits     | Description                                                                                                                    |  |  |
| 63:17    | Reserved.                                                                                                                      |  |  |
| 16       | Mask. Reset: 1. 0=Not masked. 1=Masked.                                                                                        |  |  |
|          | AccessType: X2APICEN ? Read-write : Error-on-read,Error-on-write.                                                              |  |  |
| 15:13    | Reserved.                                                                                                                      |  |  |
| 12       | <b>DS</b> : <b>interrupt delivery status</b> . Reset: 0. 0=Idle. 1=Send pending. Indicates that the interrupt has not yet been |  |  |
|          | accepted by the core.                                                                                                          |  |  |
|          | AccessType: X2APICEN ? Read-only, Volatile : Error-on-read, Error-on-write.                                                    |  |  |
| 11       | Reserved.                                                                                                                      |  |  |
| 10:8     | MsgType: message type. Reset: 0h. See2.1.14.2.1.14 [Generalized Local Vector Table].                                           |  |  |
|          | AccessType: X2APICEN ? Read-write : Error-on-read,Error-on-write.                                                              |  |  |
| 7:0      | <b>Vector</b> . Reset: 00h. Interrupt vector number.                                                                           |  |  |
|          | AccessType: X2APICEN? Read-write: Error-on-read, Error-on-write.                                                               |  |  |

# MSR0000\_083[5...6] [LVT LINT[1:0]] (Core::X86::Msr::LVTLINT)

| Reset:   | Reset: 0000_0000_0001_0000h.                                                                                                    |  |  |
|----------|---------------------------------------------------------------------------------------------------------------------------------|--|--|
| _ccd[7:0 | 7:0]_lthree0_core[7:0]_thread[1:0]_nLVTLINT0_aliasMSR; MSR0000_0835                                                             |  |  |
| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_nLVTLINT1_aliasMSR; MSR0000_0836                                                        |  |  |
| Bits     | Description                                                                                                                     |  |  |
| 63:17    | Reserved.                                                                                                                       |  |  |
| 16       | Mask. Reset: 1. 0=Not masked. 1=Masked.                                                                                         |  |  |
|          | AccessType: X2APICEN? Read-write: Error-on-read, Error-on-write.                                                                |  |  |
| 15       | <b>TM</b> : <b>trigger mode</b> . Reset: 0. 0=Edge. 1=Level.                                                                    |  |  |
|          | AccessType: X2APICEN? Read-write: Error-on-read, Error-on-write.                                                                |  |  |
| 14       | <b>RmtIRR</b> . Reset: 0. If trigger mode is level, remote Core::X86::Msr::IRR is set when the interrupt has begun              |  |  |
|          | service. Remote Core::X86::Msr::IRR is cleared when the end of interrupt has occurred.                                          |  |  |
|          | AccessType: X2APICEN? Read-only, Volatile: Error-on-read, Error-on-write.                                                       |  |  |
| 13       | Reserved.                                                                                                                       |  |  |
| 12       | <b>DS</b> : <b>interrupt delivery status</b> . Reset: 0. 0=Idle. 1=Send pending. (Indicates that the interrupt has not yet been |  |  |
|          | accepted by the core.)                                                                                                          |  |  |
|          | AccessType: X2APICEN? Read-only, Volatile: Error-on-read, Error-on-write.                                                       |  |  |
| 11       | Reserved.                                                                                                                       |  |  |
| 10:8     | MsgType: message type. Reset: 0h. See2.1.14.2.1.14 [Generalized Local Vector Table].                                            |  |  |
|          | AccessType: X2APICEN? Read-write: Error-on-read, Error-on-write.                                                                |  |  |
| 7:0      | <b>Vector</b> . Reset: 00h. Interrupt vector number.                                                                            |  |  |
|          | AccessType: X2APICEN ? Read-write : Error-on-read,Error-on-write.                                                               |  |  |

| MSR      | MSR0000_0837 [LVT Error] (Core::X86::Msr::ErrorLvtEntry)                                                                        |  |  |
|----------|---------------------------------------------------------------------------------------------------------------------------------|--|--|
| Reset:   | Reset: 0000_0000_0001_0000h.                                                                                                    |  |  |
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; MSR0000_0837                                                                                   |  |  |
| Bits     | Description                                                                                                                     |  |  |
| 63:17    | Reserved.                                                                                                                       |  |  |
| 16       | Mask. Reset: 1. 0=Not masked. 1=Masked.                                                                                         |  |  |
|          | AccessType: X2APICEN? Read-write: Error-on-read, Error-on-write.                                                                |  |  |
| 15:13    | Reserved.                                                                                                                       |  |  |
| 12       | <b>DS</b> : <b>interrupt delivery status</b> . Reset: 0. 0=Idle. 1=Send pending. (Indicates that the interrupt has not yet been |  |  |
|          | accepted by the core.)                                                                                                          |  |  |
|          | AccessType: X2APICEN? Read-only, Volatile: Error-on-read, Error-on-write.                                                       |  |  |
| 11       | Reserved.                                                                                                                       |  |  |
| 10:8     | <b>MsgType</b> : <b>message type</b> . Reset: 0h. See 2.1.14.2.1.14 [Generalized Local Vector Table].                           |  |  |
|          | AccessType: X2APICEN ? Read-write : Error-on-read,Error-on-write.                                                               |  |  |
| 7:0      | <b>Vector</b> . Reset: 00h. Interrupt vector number.                                                                            |  |  |
|          | AccessType: X2APICEN ? Read-write : Error-on-read,Error-on-write.                                                               |  |  |

# MSR0000\_0838 [Timer Initial Count] (Core::X86::Msr::TimerInitialCount)

| Reset:   | Reset: 0000_0000_0000_0000h.                                                                                             |  |  |
|----------|--------------------------------------------------------------------------------------------------------------------------|--|--|
| _ccd[7:0 | 0]_lthree0_core[7:0]_thread[1:0]; MSR0000_0838                                                                           |  |  |
| Bits     | Description                                                                                                              |  |  |
| 63:32    | Reserved.                                                                                                                |  |  |
| 31:0     | <b>Count</b> . Reset: 0000_0000h. The value copied into the current count register when the timer is loaded or reloaded. |  |  |
|          | AccessType: X2APICEN ? Read-write : Error-on-read,Error-on-write.                                                        |  |  |

# MSR0000\_0839 [Timer Current Count] (Core::X86::Msr::TimerCurrentCount)

|          | ,                                                                                    |  |  |
|----------|--------------------------------------------------------------------------------------|--|--|
| Reset:   | Reset: 0000_0000_0000_0000h.                                                         |  |  |
| _ccd[7:0 | [[7:0]_lthree0_core[7:0]_thread[1:0]; MSR0000_0839                                   |  |  |
| Bits     | Description                                                                          |  |  |
| 63:32    | Reserved.                                                                            |  |  |
| 31:0     | Count. Reset: 0000_0000h. The current value of the counter.                          |  |  |
|          | AccessType: X2APICEN? Read, Error-on-write, Volatile: Error-on-read, Error-on-write. |  |  |

# MSR0000\_083E [Timer Divide Configuration] (Core::X86::Msr::TimerDivideConfiguration)

|          | Reset: 0000_0000_0000_0000h.                                      |                |  |  |
|----------|-------------------------------------------------------------------|----------------|--|--|
| _ccd[7:0 | ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSR0000_083E              |                |  |  |
| Bits     | Descripti                                                         | on             |  |  |
| 63:4     | Reserved.                                                         |                |  |  |
| 3:0      | Div[3:0]. Reset: 0h. Div[2] is unused.                            |                |  |  |
|          | AccessType: X2APICEN ? Read-write : Error-on-read,Error-on-write. |                |  |  |
|          | <b>ValidValu</b>                                                  | ValidValues:   |  |  |
|          | Value                                                             | Description    |  |  |
|          | 0h                                                                | Divide by 2.   |  |  |
|          | 1h                                                                | Divide by 4.   |  |  |
|          | 2h                                                                | Divide by 8.   |  |  |
|          | 3h                                                                | Divide by 16.  |  |  |
|          | 7h-4h                                                             | Reserved.      |  |  |
|          | 8h                                                                | Divide by 32.  |  |  |
|          | 9h                                                                | Divide by 64.  |  |  |
|          | Ah                                                                | Divide by 128. |  |  |

| Bh    | Divide by 1. |  |
|-------|--------------|--|
| Fh-Ch | Reserved.    |  |

#### MSR0000\_083F [Self IPI] (Core::X86::Msr::SelfIPI)

Reset: 0000\_0000\_0000\_0000h.

The self IPI register provides a perforamnce optimized path for sending self IPI's. A self IPI is semantically identical to an inter-processor interrupt sent via the ICR, with a Destination Shorthand of Self, Trigger Mode equal to Edge, and a Delivery Mode equal to Fixed.

\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; MSR0000\_083F

| Bits | Description                                                                     |  |
|------|---------------------------------------------------------------------------------|--|
| 63:8 | :8 Reserved.                                                                    |  |
| 7:0  | Vector. Reset: 00h. Interrupt vector number.                                    |  |
|      | AccessType: X2APICEN? Write-only, Error-on-read: Error-on-read, Error-on-write. |  |

#### MSR0000 0840 [Extended APIC Feature] (Core::X86::Msr::ExtendedApicFeature)

| WISK     | 000_0640 [Extended APIC Feature] (Core::A00::Msr::ExtendedApicFeature)                                                 |
|----------|------------------------------------------------------------------------------------------------------------------------|
| Reset:   | 0000_0000_0004_0007h.                                                                                                  |
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; MSR0000_0840                                                                          |
| Bits     | Description                                                                                                            |
| 63:24    | Reserved.                                                                                                              |
| 23:16    | <b>ExtLvtCount</b> : <b>extended local vector table count</b> . Reset: 04h. This specifies the number of extended LVT  |
|          | registers (Core::X86::Msr::ExtendedInterruptLvtEntries) in the local APIC.                                             |
|          | AccessType: X2APICEN? Read-only, Error-on-write: Error-on-read, Error-on-write.                                        |
| 15:3     | Reserved.                                                                                                              |
| 2        | <b>ExtApicIdCap: extended APIC ID capable</b> . Reset: 1. 1=The processor is capable of supporting an 8-bit APIC       |
|          | ID, as controlled by Core::X86::Msr::ExtendedApicControl[ExtApicIdEn].                                                 |
|          | AccessType: X2APICEN? Read-only, Error-on-write: Error-on-read, Error-on-write.                                        |
| 1        | <b>SeoiCap: specific end of interrupt capable</b> . Reset: 1. 1=The Core::X86::Msr::SpecificEndOfInterrupt is present. |
|          | AccessType: X2APICEN? Read-only, Error-on-write: Error-on-read, Error-on-write.                                        |
| 0        | <b>IerCap: interrupt enable register capable</b> . Reset: 1. This bit indicates that the                               |
|          | Core::X86::Msr::InterruptEnable0 - 7 are present. See 2.1.14.2.1.8 [Interrupt Masking].                                |
|          | AccessType: X2APICEN? Read-only, Error-on-write: Error-on-read, Error-on-write.                                        |

#### MSR0000\_0841 [Extended APIC Control] (Core::X86::Msr::ExtendedApicControl)

| Reset:   | 0000_0000_0000_0000h.                                                                                         |
|----------|---------------------------------------------------------------------------------------------------------------|
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; MSR0000_0841                                                                 |
| Bits     | Description                                                                                                   |
| 63:3     | Reserved.                                                                                                     |
| 2        | ExtApicIdEn: extended APIC ID enable. Reset: 0. 1=Enable 8-bit APIC ID;                                       |
|          | Core::X86::Msr::APIC_ID[ApicId[31:0]] supports an 8-bit value; an interrupt broadcast in physical destination |
|          | mode requires that the IntDest[7:0]=1111_1111b (instead of xxxx_1111b); a match in physical destination mode  |
|          | occurs when $(IntDest[7:0] == ApicId[7:0])$ instead of $(IntDest[3:0] == ApicId[3:0])$ .                      |
|          | AccessType: X2APICEN ? Read-write : Error-on-read,Error-on-write.                                             |
| 1        | <b>SeoiEn</b> . Reset: 0. 1=Enable SEOI generation when a write to Core::X86::Msr::SpecificEndOfInterrupt is  |
|          | received.                                                                                                     |
|          | AccessType: X2APICEN ? Read-write : Error-on-read,Error-on-write.                                             |
| 0        | IerEn. Reset: 0. 1=Enable writes to the interrupt enable registers.                                           |
|          | AccessType: X2APICEN? Read-write: Error-on-read, Error-on-write.                                              |

#### MSR0000\_0842 [Specific End Of Interrupt] (Core::X86::Msr::SpecificEndOfInterrupt)

| Docot. | 0000 | 0000 | 0000 | 0000h. |  |
|--------|------|------|------|--------|--|
| Reset. | www  | www  | www  | WWW.   |  |

\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; MSR0000\_0842

| Bits | Description                                                                                                                                                                                                                                                          |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 63:8 | Reserved.                                                                                                                                                                                                                                                            |
| 7:0  | <b>EoiVec</b> : <b>end of interrupt vector</b> . Reset: 00h. A write to this field causes an end of interrupt cycle to be performed for the vector specified in this field. The behavior is undefined if no interrupt is pending for the specified interrupt vector. |
|      | AccessType: X2APICEN? Read-write: Error-on-read, Error-on-write.                                                                                                                                                                                                     |

# MSR0000\_0848 [Interrupt Enable 0] (Core::X86::Msr::InterruptEnable0)

| Reset:   | Reset: 0000_0000_FFFF_FFFFh.                                                                                           |  |  |
|----------|------------------------------------------------------------------------------------------------------------------------|--|--|
|          |                                                                                                                        |  |  |
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]_n0_aliasMSR; MSR0000_0848                                                              |  |  |
| Bits     | Description                                                                                                            |  |  |
| 63:32    | Reserved.                                                                                                              |  |  |
| 31:16    | <b>InterruptEnableBits</b> . Reset: FFFFh. The interrupt enable bits can be used to enable each of the 256 interrupts. |  |  |
|          | AccessType: X2APICEN? Read-write: Error-on-read, Error-on-write.                                                       |  |  |
| 15:0     | Reserved.                                                                                                              |  |  |

# MSR0000 084[9...F] [Interrupt Enable 7..1] (Core::X86::Msr::InterruptEnable71)

| M3K0000_004[31] [Interrupt Enable 71] (CoreXovM3rInterruptEnable 7.)                                                 |  |
|----------------------------------------------------------------------------------------------------------------------|--|
| Reset: 0000_0000_FFFF_FFFFh.                                                                                         |  |
|                                                                                                                      |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n1_aliasMSR; MSR0000_0849                                                    |  |
| _ccd[7:0]_lthrea0_core[7:0]_thread[1:0]_n2_aliasMSR; MSR0000_084A                                                    |  |
| _ccd[7:0]_lthrea0_core[7:0]_thread[1:0]_n3_aliasMSR; MSR0000_084B                                                    |  |
| _ccd[7:0]_lthrea0_core[7:0]_thread[1:0]_n4_aliasMSR; MSR0000_084C                                                    |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n5_aliasMSR; MSR0000_084D                                                    |  |
| _ccd[7:0]_threa0_core[7:0]_thread[1:0]_n6_aliasMSR; MSR0000_084E                                                     |  |
| _ccd[7:0]_lthrea0_core[7:0]_thread[1:0]_n7_aliasMSR; MSR0000_084F                                                    |  |
| Bits Description                                                                                                     |  |
| 63:32 Reserved.                                                                                                      |  |
| 31:0 <b>InterruptEnableBits</b> . Reset: FFFF_FFFFh. The interrupt enable bits can be used to enable each of the 256 |  |
| interrupts.                                                                                                          |  |
| AccessType: X2APICEN ? Read-write : Error-on-read,Error-on-write.                                                    |  |

# MSR0000\_085[0...3] [Extended Interrupt Local Vector Table] (Core::X86::Msr::ExtendedInterruptLvtEntries)

| WIOIT    | woo_voo[vs] [Extended Interrupt Local vector rable] (CorexvovvisiLxtendedInterruptLocal vector rable)                          |  |  |
|----------|--------------------------------------------------------------------------------------------------------------------------------|--|--|
| Reset:   | 0000_0000_0001_0000h.                                                                                                          |  |  |
| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n0_aliasMSR; MSR0000_0850                                                              |  |  |
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]_n1_aliasMSR; MSR0000_0851                                                                      |  |  |
|          | ]_lthree0_core[7:0]_thread[1:0]_n2_aliasMSR; MSR0000_0852                                                                      |  |  |
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]_n3_aliasMSR; MSR0000_0853                                                                      |  |  |
| Bits     | Description                                                                                                                    |  |  |
| 63:17    | Reserved.                                                                                                                      |  |  |
| 16       | Mask. Reset: 1. 0=Not masked. 1=Masked.                                                                                        |  |  |
|          | AccessType: X2APICEN? Read-write: Error-on-read, Error-on-write.                                                               |  |  |
| 15:13    | Reserved.                                                                                                                      |  |  |
| 12       | <b>DS</b> : <b>interrupt delivery status</b> . Reset: 0. 0=Idle. 1=Send pending. Indicates that the interrupt has not yet been |  |  |
|          | accepted by the core.                                                                                                          |  |  |
|          | AccessType: X2APICEN? Read-write, Volatile: Error-on-read, Error-on-write.                                                     |  |  |
| 11       | Reserved.                                                                                                                      |  |  |
| 10:8     | <b>MsgType</b> : <b>message type</b> . Reset: 0h. See2.1.14.2.1.14 [Generalized Local Vector Table].                           |  |  |
|          | AccessType: X2APICEN? Read-write: Error-on-read, Error-on-write.                                                               |  |  |
| 7:0      | <b>Vector</b> . Reset: 00h. Interrupt vector number.                                                                           |  |  |
|          | AccessType: X2APICEN ? Read-write : Error-on-read,Error-on-write.                                                              |  |  |

| MSR0000_0C81 [L3 QoS Configuration] (Core::X86::Msr::L3QosCfg1) |                                                                            |  |
|-----------------------------------------------------------------|----------------------------------------------------------------------------|--|
| _ccd[7:0]_lthree0; MSR0000_0C81                                 |                                                                            |  |
| Bits                                                            | Description                                                                |  |
| 63:1                                                            | Reserved.                                                                  |  |
| 0                                                               | CDP. Read-write. Reset: 0. Code and Data Prioritization Technology enable. |  |

# MSR0000\_0C8D [Monitoring Event Select] (Core::X86::Msr::QM\_EVTSEL) \_ccd[7:0]\_lthree0; MSR0000\_0C8D Bits Description 63:40 Reserved. 39:32 RMID. Read-write. Reset: 00h. Resource Monitoring Identifier. 31:8 Reserved. 7:0 EventId. Read-write. Reset: 00h. Monitored Event ID.

# MSR0000\_0C8E [QOS L3 Counter] (Core::X86::Msr::QM\_CTR)

| Read,Error-on-write. Reset: 0000_0000_0000_0000h. |                                                                                                                    |  |
|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--|
| _ccd[7:0                                          | ]_lthree0; MSR0000_0C8E                                                                                            |  |
| Bits                                              | Description                                                                                                        |  |
| 63                                                | <b>Error</b> . Read,Error-on-write. Reset: 0. Unsupported RMID or event type was written to                        |  |
|                                                   | Core::X86::Msr::QM_EVTSEL.                                                                                         |  |
| 62                                                | <b>Unavailable</b> . Read, Error-on-write. Reset: 0. Data for this RMID is not available or not monitored for this |  |
|                                                   | resource or RMID.                                                                                                  |  |
| 61:0                                              | RmData. Read,Error-on-write. Reset: 0000_0000_0000_0000h. Resource Monitored Data.                                 |  |

# MSR0000\_0C8F [Resource Association] (Core::X86::Msr::PQR\_ASSOC)

| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSR0000_0C8F |                                                               |  |
|-------------------------------------------------------|---------------------------------------------------------------|--|
| Bits                                                  | Description                                                   |  |
| 63:36                                                 | Reserved.                                                     |  |
| 35:32                                                 | CLOS. Read-write. Reset: 0h. Class of Service.                |  |
| 31:8                                                  | Reserved.                                                     |  |
| 7:0                                                   | RMID. Read-write. Reset: 00h. Resource Monitoring Identifier. |  |

#### MSR0000\_0C9[0...F] [L3 QOS Allocation Mask] (Core::X86::Msr::L3QosAllocMask)

| _ccd[7:0] | _lthree0_n0; MSR0000_0C90                                                   |
|-----------|-----------------------------------------------------------------------------|
| _ccd[7:0] | _lthree0_n1; MSR0000_0C91                                                   |
| _ccd[7:0] | _lthree0_n2; MSR0000_0C92                                                   |
| _ccd[7:0] | _lthree0_n3; MSR0000_0C93                                                   |
| _ccd[7:0] | _lthree0_n4; MSR0000_0C94                                                   |
| _ccd[7:0] | _lthree0_n5; MSR0000_0C95                                                   |
| _ccd[7:0] | _lthree0_n6; MSR0000_0C96                                                   |
| _ccd[7:0] | _lthree0_n7; MSR0000_0C97                                                   |
| _ccd[7:0] | _lthree0_n8; MSR0000_0C98                                                   |
|           | _lthree0_n9; MSR0000_0C99                                                   |
| _ccd[7:0] | _lthree0_n10; MSR0000_0C9A                                                  |
| _ccd[7:0] | _lthree0_n11; MSR0000_0C9B                                                  |
|           | _lthree0_n12; MSR0000_0C9C                                                  |
| _ccd[7:0] | _lthree0_n13; MSR0000_0C9D                                                  |
| _ccd[7:0] | _lthree0_n14; MSR0000_0C9E                                                  |
| _ccd[7:0] | _lthree0_n15; MSR0000_0C9F                                                  |
| Bits      | Description                                                                 |
| 63:16     | Reserved.                                                                   |
| 15:0      | WayMask. Read-write. Reset: FFFFh. L3 way mask used for allocation control. |

#### MSR0000\_0DA0 [Extended Supervisor State] (Core::X86::Msr::XSS)

| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSR0000_0DA0 |                                                                          |  |
|-------------------------------------------------------|--------------------------------------------------------------------------|--|
| Bits                                                  | Description                                                              |  |
| 63:13                                                 | Reserved.                                                                |  |
| 12                                                    | CET_S. Read-write. Reset: 0. System Control-flow Enforcement Technology. |  |
| 11                                                    | CET_U. Read-write. Reset: 0. User Control-flow Enforcement Technology.   |  |
| 10:0                                                  | Reserved.                                                                |  |

# 2.1.16.2 MSRs - MSRC000\_xxxx

| MSRO     | MSRC000_0080 [Extended Feature Enable] (Core::X86::Msr::EFER)                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| SKINI    | SKINIT Execution: 0000_0000_0000_0000h.                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; MSRC000_0080                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| Bits     | Description                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| 63:19    | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| 18       | IntWbinvdEn. Read-write. Reset: 0. Interruptible wbinvd, wbnoinvd enable.                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| 17       | <b>MCOMMIT</b> : <b>enable memory commit instruction</b> . Read-write. Reset: 0. 0=The MCOMMIT opcode is treated as an undefined opcode. 1=The MCOMMIT instruction is enabled. Enable MCOMMIT instruction. See                                                                                                                                                                                                           |  |  |  |
|          | Core::X86::Cpuid::FeatureExtIdEbx[MCOMMIT].                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| 16       | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| 15       | <b>TCE</b> : <b>translation cache extension enable</b> . Read-write. Reset: 0. 1=Translation cache extension is enabled. PDC entries related to the linear address of the INVLPG instruction are invalidated. If this bit is 0 all PDC entries are invalidated by the INVLPG instruction.                                                                                                                                |  |  |  |
| 14       | <b>FFXSE</b> : <b>fast FXSAVE/FRSTOR enable</b> . Read-write. Reset: 0. 1=Enables the fast FXSAVE/FRSTOR                                                                                                                                                                                                                                                                                                                 |  |  |  |
|          | mechanism. A 64-bit operating system may enable the fast FXSAVE/FRSTOR mechanism if                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|          | (Core::X86::Cpuid::FeatureExtIdEdx[FFXSR] == 1). This bit is set once by the operating system and its value is                                                                                                                                                                                                                                                                                                           |  |  |  |
|          | not changed afterwards.                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| 13       | <b>LMSLE</b> : <b>long mode segment limit enable</b> . Read-only, Error-on-write-1. Reset: Fixed, 0. 1=Enables the long mode segment limit check mechanism.                                                                                                                                                                                                                                                              |  |  |  |
| 12       | <b>SVME</b> : <b>secure virtual machine (SVM) enable</b> . Reset: Fixed,0. 1=SVM features are enabled.                                                                                                                                                                                                                                                                                                                   |  |  |  |
|          | AccessType: Core::X86::Msr::VM_CR[SvmeDisable] ? Read-only,Error-on-write-1 : Read-write.                                                                                                                                                                                                                                                                                                                                |  |  |  |
| 11       | <b>NXE</b> : <b>no-execute page enable</b> . Read-write. Reset: 0. 1=The no-execute page protection feature is enabled.                                                                                                                                                                                                                                                                                                  |  |  |  |
| 10       | <b>LMA</b> : <b>long mode active</b> . Read-only. Reset: 0. 1=Indicates that long mode is active. When writing the EFER register the value of this bit must be preserved. Software must read the EFER register to determine the value of LMA, change any other bits as required and then write the EFER register. An attempt to write a value that differs from the state determined by hardware results in a #GP fault. |  |  |  |
| 9        | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| 8        | <b>LME</b> : <b>long mode enable</b> . Read-write. Reset: 0. 1=Long mode is enabled.                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| 7:1      | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| 0        | <b>SYSCALL</b> : <b>system call extension enable</b> . Read-write. Reset: 0. 1=SYSCALL and SYSRET instructions are                                                                                                                                                                                                                                                                                                       |  |  |  |
|          | enabled. This adds the SYSCALL and SYSRET instructions which can be used in flat addressed operating                                                                                                                                                                                                                                                                                                                     |  |  |  |
|          | systems as low latency system calls and returns.                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |

# MSRC000\_0081 [SYSCALL Target Address] (Core::X86::Msr::STAR)

| Read-write. Reset: 0000_0000_0000_0000h.                                                                             |
|----------------------------------------------------------------------------------------------------------------------|
| This register holds the target address used by the SYSCALL instruction and the code and stack segment selector bases |
| used by the SYSCALL and SYSRET instructions.                                                                         |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSRC000_0081                                                                |
| Bits Description                                                                                                     |
| 63:48 SysRetSel. Read-write. Reset: 0000h. SYSRET CS and SS.                                                         |
| 47:32 <b>SysCallSel</b> . Read-write. Reset: 0000h. SYSCALL CS and SS.                                               |

| 31:0 <b>Ta</b> | get. Read-write. | Reset: 0000 | 0000h. SYSCALL | target address. |
|----------------|------------------|-------------|----------------|-----------------|
|----------------|------------------|-------------|----------------|-----------------|

# MSRC000\_0082 [Long Mode SYSCALL Target Address] (Core::X86::Msr::STAR64)

| Read-                                                 | Read-write. Reset: 0000_0000_0000_0000h.                                                                            |  |  |
|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|--|--|
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSRC000_0082 |                                                                                                                     |  |  |
| Bits                                                  | Description                                                                                                         |  |  |
| 63:0                                                  | <b>LSTAR</b> : <b>long mode target address</b> . Read-write. Reset: 0000_0000_0000h. Target address for 64-bit mode |  |  |
|                                                       | calling programs. The address stored in this register must be in canonical form (if not canonical, a #GP fault      |  |  |
|                                                       | occurs).                                                                                                            |  |  |

# MSRC000\_0083 [Compatibility Mode SYSCALL Target Address] (Core::X86::Msr::STARCOMPAT)

|          | - 1                                                                                                              |
|----------|------------------------------------------------------------------------------------------------------------------|
| Read-    | write. Reset: 0000_0000_0000_0000h.                                                                              |
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; MSRC000_0083                                                                    |
| Bits     | Description                                                                                                      |
| 63:0     | CSTAR: compatibility mode target address. Read-write. Reset: 0000_0000_0000_0000h. Target address for            |
|          | compatibility mode. The address stored in this register must be in canonical form (if not canonical, a #GP fault |
|          | occurs).                                                                                                         |

### MSRC000\_0084 [SYSCALL Flag Mask] (Core::X86::Msr::SYSCALL\_FLAG\_MASK)

| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSRC000_0084 |                                                                                                         |
|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
| Bits                                                  | Description                                                                                             |
| 63:32                                                 | Reserved.                                                                                               |
| 31:0                                                  | Mask: SYSCALL flag mask. Read-write. Reset: 0000_0000h. This register holds the EFLAGS mask used by the |
|                                                       | SYSCALL instruction. 1=Clear the corresponding EFLAGS bit when executing the SYSCALL instruction.       |

# MSRC000\_00E7 [Read-Only Max Performance Frequency Clock Count] (Core::X86::Msr::MPerfReadOnly)

| Reset:   | et: 0000_0000_0000h.                                                                                           |  |  |
|----------|----------------------------------------------------------------------------------------------------------------|--|--|
| _ccd[7:0 | cd[7:0]_lthree0_core[7:0]_thread[1:0]; MSRC000_00E7                                                            |  |  |
| Bits     | Bits Description                                                                                               |  |  |
| 63:0     | MPerfReadOnly: read-only maximum core clocks counter. Reset: 0000_0000_0000_0000h. Incremented by              |  |  |
|          | hardware at the P0 frequency while the core is in C0. In combination with Core::X86::Msr::APerfReadOnly, this  |  |  |
|          | is used to determine the effective frequency of the core. A Read of this MSR in guest mode is affected by      |  |  |
|          | Core::X86::Msr::TscRateMsr. This field uses software P-state numbering. See                                    |  |  |
|          | Core::X86::Msr::HWCR[EffFreqCntMwait], 2.1.6 [Effective Frequency]. This register is not affected by writes to |  |  |
|          | Core::X86::Msr::MPERF.                                                                                         |  |  |
|          | AccessType: Core::X86::Msr::HWCR[EffFreqReadOnlyLock]? Read,Error-on-write,Volatile: Read-                     |  |  |
|          | write, Volatile.                                                                                               |  |  |

#### MSRC000\_00E8 [Read-Only Actual Performance Frequency Clock Count] (Core::X86::Msr::APerfReadOnly)

|          | = E J                                                                                            |  |
|----------|--------------------------------------------------------------------------------------------------|--|
| Reset:   | 0000_0000_0000_0000h.                                                                            |  |
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; MSRC000_00E8                                                    |  |
| Bits     | Description                                                                                      |  |
| 63:0     | APerfReadOnly: read-only actual core clocks counter. Reset: 0000_0000_0000_0000h. This register  |  |
|          | increments in proportion to the actual number of core clocks cycles while the core is in C0. See |  |
|          | Core::X86::Msr::MPerfReadOnly. This register is not affected by writes to Core::X86::Msr::APERF. |  |
|          | AccessType: Core::X86::Msr::HWCR[EffFreqReadOnlyLock]? Read,Error-on-write,Volatile: Read-       |  |
|          | write, Volatile.                                                                                 |  |

#### MSRC000\_00E9 [Instructions Retired Performance Count] (Core::X86::Msr::IRPerfCount)

| Reset: 0000_0000_0000_0000h. |                                                       |  |
|------------------------------|-------------------------------------------------------|--|
| _ccd[7:0                     | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSRC000_00E9 |  |
| Bits                         | Description                                           |  |
| 63.48                        | Reserved.                                             |  |

| 47:0 | <b>IRPerfCount:</b> instructions retired counter. Reset: 0000_0000_0000h. Dedicated Instructions Retired register |
|------|-------------------------------------------------------------------------------------------------------------------|
|      | increments on once for every instruction retired. See Core::X86::Msr::HWCR[IRPerfEn].                             |
|      | AccessType: Core::X86::Msr::HWCR[EffFreqReadOnlyLock]? Read,Error-on-write,Volatile: Read-                        |
|      | write, Volatile.                                                                                                  |

#### MSRC000\_0100 [FS Base] (Core::X86::Msr::FS\_BASE)

| Read-    | Read-write. Reset: 0000_0000_0000_0000h.                                                                                      |  |  |
|----------|-------------------------------------------------------------------------------------------------------------------------------|--|--|
| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSRC000_0100                                                                         |  |  |
| Bits     | Description                                                                                                                   |  |  |
| 63:0     | 63:0 <b>FSBase</b> : <b>expanded FS segment base</b> . Read-write. Reset: 0000_0000_0000_0000h. This register provides access |  |  |
|          | to the expanded 64-bit FS segment base. The address stored in this register must be in canonical form (if not                 |  |  |
|          | canonical, a #GP fault fill occurs).                                                                                          |  |  |

#### MSRC000\_0101 [GS Base] (Core::X86::Msr::GS\_BASE)

| Read-                                                 | Read-write. Reset: 0000_0000_0000_0000h.                                                                      |  |  |
|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--|--|
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSRC000_0101 |                                                                                                               |  |  |
| Bits                                                  | Description                                                                                                   |  |  |
| 63:0                                                  | <b>GSBase:</b> expanded GS segment base. Read-write. Reset: 0000_0000_0000h. This register provides access    |  |  |
|                                                       | to the expanded 64-bit GS segment base. The address stored in this register must be in canonical form (if not |  |  |
|                                                       | canonical, a #GP fault fill occurs).                                                                          |  |  |

#### MSRC000\_0102 [Kernel GS Base] (Core::X86::Msr::KernelGSbase)

| Read-    | -write. Reset: 0000_0000_0000_0000h.                                                                                      |  |  |
|----------|---------------------------------------------------------------------------------------------------------------------------|--|--|
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; MSRC000_0102                                                                             |  |  |
| Bits     | Description                                                                                                               |  |  |
| 63:0     | <b>KernelGSBase</b> : <b>kernel data structure pointer</b> . Read-write. Reset: 0000_0000_0000_0000h. This register holds |  |  |
|          | the kernel data structure pointer which can be swapped with the GS_BASE register using the SwapGS instruction.            |  |  |
|          | The address stored in this register must be in canonical form (if not canonical, a #GP fault occurs).                     |  |  |

#### MSRC000\_0103 [Auxiliary Time Stamp Counter] (Core::X86::Msr::TSC\_AUX)

| Read-    | l-write,Volatile. Reset: 0000_0000_0000_0000h.                                                                                  |  |  |
|----------|---------------------------------------------------------------------------------------------------------------------------------|--|--|
| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSRC000_0103                                                                           |  |  |
| Bits     | Description                                                                                                                     |  |  |
| 63:32    | Reserved.                                                                                                                       |  |  |
| 31:0     | <b>TscAux</b> : <b>auxiliary time stamp counter data</b> . Read-write, Volatile. Reset: 0000_0000h. It is expected that this is |  |  |
|          | initialized by privileged software to a meaningful value, such as a processor ID. This value is returned in the                 |  |  |
|          | RDTSCP instruction.                                                                                                             |  |  |

#### MSRC000\_0104 [Time Stamp Counter Ratio] (Core::X86::Msr::TscRateMsr)

Core::X86::Msr::TscRateMsr allows the hypervisor to control the guest's view of the Time Stamp Counter. It provides a multiplier that scales the value returned when Core::X86::Msr::TSC[TSC], Core::X86::Msr::MPERF[MPERF], and Core::X86::Msr::MPerfReadOnly[MPerfReadOnly] are read by a guest running under virtualization. This allows the hypervisor to provide a consistent TSC, MPERF, and MPerfReadOnly rate for a guest process when moving that process between cores that have a differing P0 rate. The TSC Ratio MSR does not affect the value read from the TSC, MPERF, and MPerfReadOnly MSRs when read when in host mode or when virtualization is not being used or when accessed by code executed in system management mode (SMM) unless the SMM code is executed within a guest container. The TSC Ratio value does not affect the rate of the underlying TSC, MPERF, and MPerfReadOnly counters, or the value that gets written to the TSC, MPERF, and MPerfReadOnly MSRs counters on a write by either the host or the guest. The TSC Ratio MSR contains a fixed-point number in 8.32 format, which is 8 bits of integer and 32 bits of fraction. This number is the ratio of the desired P0 frequency to the P0 frequency of the core. The reset value of the TSC Ratio MSR is 1.0, which results in a guest frequency matches the core P0 frequency.

\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; MSRC000\_0104

#### Bits Description

| 63:4 | 40 | Reserved.                                                                                                                     |  |
|------|----|-------------------------------------------------------------------------------------------------------------------------------|--|
| 39:3 | 32 | <b>TscRateMsrInt</b> : <b>time stamp counter rate integer</b> . Read-write. Reset: 01h. Specifies the integer part of the MSR |  |
|      |    | TSC ratio value.                                                                                                              |  |
| 31:  | :0 | <b>TscRateMsrFrac</b> : <b>time stamp counter rate fraction</b> . Read-write. Reset: 0000_0000h. Specifies the fractional     |  |
|      |    | part of the MSR TSC ratio value.                                                                                              |  |

# MSRC000\_0108 [Prefetch Control] (Core::X86::Msr::PrefetchControl)

| MSRC000_0108 [Prefetch Control] (Core.: A80:: MSF:: Prefetch Control) |                                                                                                                           |  |  |
|-----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--|--|
| Reset:                                                                | Reset: 0000_0000_0000_0000h.                                                                                              |  |  |
|                                                                       |                                                                                                                           |  |  |
| _ccd[7:0                                                              | ]_lthree0_core[7:0]; MSRC000_0108                                                                                         |  |  |
| Bits                                                                  | Description                                                                                                               |  |  |
| 63:6                                                                  | Reserved.                                                                                                                 |  |  |
| 5                                                                     | <b>UpDown</b> . Read-write. Reset: 0. Disable prefetcher that uses memory access history to determine whether to fetch    |  |  |
|                                                                       | the next or previous line into L2 cache for all memory accesses.                                                          |  |  |
| 4                                                                     | Reserved.                                                                                                                 |  |  |
| 3                                                                     | <b>L2Stream</b> . Read-write. Reset: 0. Disable prefetcher that uses history of memory access patterns to fetch           |  |  |
|                                                                       | additional sequential lines into L2 cache.                                                                                |  |  |
| 2                                                                     | <b>L1Region</b> . Read-write. Reset: 0. Disable prefetcher that uses memory access history to fetch additional lines into |  |  |
|                                                                       | L1 cache when the data access for a given instruction tends to be followed by a consistent pattern of other               |  |  |
|                                                                       | accesses within a localized region.                                                                                       |  |  |
| 1                                                                     | <b>L1Stride</b> . Read-write. Reset: 0. Disable stride prefetcher that uses memory access history of individual           |  |  |
|                                                                       | instructions to fetch additional lines into L1 cache when each access is a constant distance from the previous.           |  |  |
| 0                                                                     | <b>L1Stream</b> . Read-write. Reset: 0. Disable stream prefetcher that uses history of memory access patterns to fetch    |  |  |
|                                                                       | additional sequential lines into L1 cache.                                                                                |  |  |

# MSRC000\_010F [Debug Extension Configuration] (Core::X86::Msr::DbgExtnCfg)

| Docate | 0000 0000 0000 0000b                                                                                                    |  |  |
|--------|-------------------------------------------------------------------------------------------------------------------------|--|--|
|        | et: 0000_0000_00000_0000h.                                                                                              |  |  |
|        | cd[7:0]_lthree0_core[7:0]_thread[1:0]; MSRC000_010F                                                                     |  |  |
| Bits   | Description                                                                                                             |  |  |
| 63:27  | Reserved.                                                                                                               |  |  |
| 26:24  | <b>PMC</b> . Read-write. Reset: 0h. PMC number that is programmed to overflow. See                                      |  |  |
|        | Core::X86::Msr::PERF_CTL05.                                                                                             |  |  |
| 23:20  | Reserved.                                                                                                               |  |  |
| 19:16  | MSROFF. Read-write. Reset: 0h.                                                                                          |  |  |
|        | <b>Description</b> : Offset in the MSR map for the next recorded branch. Indicates the first sampling pair of MSRs that |  |  |
|        | the processor should fill with branch records. It will proceed from that specified pair to                              |  |  |
|        | Core::X86::Msr::SAMP_BR_FROM/TO[N-1] and then stop recording. When it stops recording by                                |  |  |
|        | reaching the last entry, the HW sets MSROFF = 0. If software disables branch sampling while                             |  |  |
|        | recording is active, MSROFF contains the next Core::X86::Msr::SAMP_BR_FROM/TO MSR that would have                       |  |  |
|        | been updated. Therefore Core::X86::Msr::SAMP_BR_FROM/TO_0 to SAMP_BR_FROM/TO_(MSROFF-1)                                 |  |  |
|        | should contain valid branch records if VB == 1.                                                                         |  |  |
| 15:6   | Reserved.                                                                                                               |  |  |
| 5      | <b>VB</b> . Read-write. Reset: 0. Valid Branches are recorded in the MSRs. See Core::X86::Msr::SAMP_BR_FROM             |  |  |
|        | and Core::X86::Msr::SAMP_BR_TO.                                                                                         |  |  |
| 4:3    | <b>RSVD4_3</b> . Read-write. Reset: 0h. Write 11b when setting BRSMEN.                                                  |  |  |
| 2      | <b>BRSMEN</b> . Read-write. Reset: 0. Branch Sampling Mode ENable. When set, branch recording is enabled.               |  |  |
|        | RSVD4_3 also needs to be written with 11b when this bit is set.                                                         |  |  |
| 1:0    | Reserved.                                                                                                               |  |  |

# MSRC000\_020[0...F] [L3 QOS Bandwidth Control] (Core::X86::Msr::L3QosBwControl)

| Moreovo_020[01][LD QOO bandwidth Control] (CorexooMaiLDQoobwControl) |
|----------------------------------------------------------------------|
| _ccd[7:0]_lthree0_n0; MSRC000_0200                                   |
| _ccd[7:0]_lthree0_n1; MSRC000_0201                                   |

| _ccd[7:0]_lthree0_n2; MSRC000_0202                                                            |
|-----------------------------------------------------------------------------------------------|
| _ccd[7:0]_lthree0_n3; MSRC000_0203                                                            |
| _ccd[7:0]_lthree0_n4; MSRC000_0204                                                            |
| _ccd[7:0]_lthree0_n5; MSRC000_0205                                                            |
| _ccd[7:0]_lthree0_n6; MSRC000_0206                                                            |
| _ccd[7:0]_lthree0_n7; MSRC000_0207                                                            |
| _ccd[7:0]_lthree0_n8; MSRC000_0208                                                            |
| _ccd[7:0]_lthree0_n9; MSRC000_0209                                                            |
| _ccd[7:0]_lthree0_n10; MSRC000_020A                                                           |
| _ccd[7:0]_lthree0_n11; MSRC000_020B                                                           |
| _ccd[7:0]_lthree0_n12; MSRC000_020C                                                           |
| _ccd[7:0]_lthree0_n13; MSRC000_020D                                                           |
| _ccd[7:0]_lthree0_n14; MSRC000_020E                                                           |
| _ccd[7:0]_lthree0_n15; MSRC000_020F                                                           |
| Bits Description                                                                              |
| 63:12 Reserved.                                                                               |
| 11:0 <b>Ceiling</b> . Read-write. Reset: 800h. QOS Bandwidth Control bandwidth ceiling value. |

#### MSRC000\_0410 [MCA Interrupt Configuration] (Core::X86::Msr::McaIntrCfg) Read-write. Reset: 0000 0000 0000 0000h. MSRC000 0410 Bits Description 63:16 Reserved. 15:12 **ThresholdLvtOffset**. Read-write. Reset: 0h. For error thresholding interrupts, specifies the address of the LVT entry in the APIC registers as follows: LVT address = (LvtOffset shifted left 4 bits) + 500h (see Core::X86::Apic::ExtendedInterruptLvtEntries). Reserved. 11:8 7:4 DeferredLvtOffset. Read-write. Reset: 0h. **Description**: For deferred error interrupts, specifies the address of the LVT entry in the APIC registers as follows: LVT address = (LvtOffset shifted left 4 bits) + 500h (see APIC[530:500]). 3:0 Reserved.

#### 2.1.16.3 MSRs - MSRC001\_0xxx

| MSRC     | C <b>001_000</b> (                                                       | Performance Event Select 0] (Core::X86::Msr::PERF_LEGACY_CTL0)                                          |  |  |
|----------|--------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--|--|
| Read-v   | Read-write. Reset: 0000_0000_0000_0000h.                                 |                                                                                                         |  |  |
| The le   | gacy alias                                                               | of Core::X86::Msr::PERF_CTL0. See Core::X86::Msr::PERF_CTL0.                                            |  |  |
| _ccd[7:0 | ]_lthree0_core                                                           | [7:0]_thread[1:0]; MSRC001_0000                                                                         |  |  |
| Bits     | Descripti                                                                | on                                                                                                      |  |  |
| 63:42    | Reserved.                                                                |                                                                                                         |  |  |
| 41:40    | 1:40 HostGuestOnly: count only host/guest events. Read-write. Reset: 0h. |                                                                                                         |  |  |
|          | ValidValues:                                                             |                                                                                                         |  |  |
|          | Value                                                                    | Description                                                                                             |  |  |
|          | 0h                                                                       | Count all events, irrespective of guest/host.                                                           |  |  |
|          | 1h                                                                       | Count guest events if [SVME] == 1.                                                                      |  |  |
|          | 2h                                                                       | Count host events if [SVME] == 1.                                                                       |  |  |
|          | 3h                                                                       | Count all guest and host events if [SVME] == 1.                                                         |  |  |
| 39:36    | Reserved.                                                                |                                                                                                         |  |  |
| 35:32    | EventSel                                                                 | ect[11:8]. Read-write. Reset: 0h. Performance event select[11:8].                                       |  |  |
| 31:24    | CntMask                                                                  | :: <b>counter mask</b> . Read-write. Reset: 00h. Controls the number of events counted per clock cycle. |  |  |
|          | ValidValı                                                                | les:                                                                                                    |  |  |

|       | Value                                              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | 00h                                                | The corresponding PERF_CTR[5:0] register increments by the number of events occurring in a clock cycle. See 2.1.17.3 [Large Increment per Cycle Events] for events that can increment greater than 15 per cycle.                                                                                                                                                                                                                                                                                                                                                                                                            |
|       | 7Fh-01h                                            | When Inv == 0, the corresponding PERF_CTR[5:0] register increments by 1, if the number of events occurring in a clock cycle is greater than or equal to the CntMask value. When Inv == 1, the corresponding PERF_CTR[5:0] register increments by 1, if the number of events occurring in a clock cycle is less than CntMask value.                                                                                                                                                                                                                                                                                          |
|       | FFh-<br>80h                                        | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 23    | Inv: inve                                          | rt counter mask. Read-write. Reset: 0. See CntMask.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 22    | En: enab                                           | le performance counter. Read-write. Reset: 0. 1=Performance event counter is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 21    | Reserved.                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 20    | generate a<br>overflows                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 19    | Reserved.                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 18    | increment<br>disabling<br>static one               | ge detect. Read-write. Reset: 0. 0=Level detect. 1=Zero-to-one Edge detect. The edge count mode is the counter when a transition happens on the monitored event. If the event selected is changed without the counter, an extra edge is falsely detected when the first event is a static 0 and the second event is a . To avoid this false edge detection, disable the counter when changing the event and then enable the rith a second MSR write.                                                                                                                                                                        |
| 17:16 | OsUserM                                            | Iode: OS and user mode. Read-write. Reset: 0h.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|       | ValidValu                                          | ies:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|       | Value                                              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|       | 0h                                                 | Count no events.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|       | 1h                                                 | Count user events (CPL>0).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|       | 2h                                                 | Count OS events (CPL=0).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|       | 3h                                                 | Count all events, irrespective of the CPL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 15:8  | event spec<br>stated, the<br>sub-event<br>UnitMask | k: event qualification. Read-write. Reset: 00h. Each UnitMask bit further specifies or qualifies the cified by EventSelect. All events selected by UnitMask are simultaneously monitored. Unless otherwise a UnitMask values shown may be combined (logically ORed) to select any desired combination of the s for a given event. In some cases, certain combinations can result in misleading counts, or the a value is an ordinal rather than a bit mask. These situations are described where applicable, or should be from the event descriptions. For events where no UnitMask table is shown, the UnitMask is Unused. |
| 7:0   | EventSele correspon                                | ect[7:0]: event select. Read-write. Reset: 00h. EventSelect[11:0] = {EventSelect[11:8], ect[7:0]}. EventSelect specifies the event or event duration in a processor unit to be counted by the ding PERF_CTR[5:0] register. The events are specified in 2.1.17.4 [Core Performance Monitor . Some events are Reserved; when a Reserved event is selected, the results are undefined.                                                                                                                                                                                                                                         |

# MSRC001\_0001 [Performance Event Select 1] (Core::X86::Msr::PERF\_LEGACY\_CTL1)

| Read-    | nd-write. Reset: 0000_0000_0000_0000h.                                       |                                               |  |  |
|----------|------------------------------------------------------------------------------|-----------------------------------------------|--|--|
| The le   | ne legacy alias of Core::X86::Msr::PERF_CTL1. See Core::X86::Msr::PERF_CTL1. |                                               |  |  |
| _ccd[7:0 | ]_lthree0_core                                                               | e[7:0]_thread[1:0]; MSRC001_0001              |  |  |
| Bits     | Description                                                                  |                                               |  |  |
| 63:42    | 2 Reserved.                                                                  |                                               |  |  |
| 41:40    | 0 HostGuestOnly: count only host/guest events. Read-write. Reset: 0h.        |                                               |  |  |
|          | ValidValues:                                                                 |                                               |  |  |
|          | Value                                                                        | Description                                   |  |  |
|          | 0h                                                                           | Count all events, irrespective of guest/host. |  |  |
|          | 1h                                                                           | Count guest events if [SVME] == 1.            |  |  |

|                                                                                                                | 2h                                                                                                 | Count host events if [SVME] == 1.                                                                                                                                                                          |  |
|----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                                                                                | 3h                                                                                                 | Count all guest and host events if [SVME] == 1.                                                                                                                                                            |  |
| 39.36                                                                                                          | Reserved.                                                                                          | Count an guest and nost events in [6 vin2]                                                                                                                                                                 |  |
|                                                                                                                | 2 <b>EventSelect[11:8]</b> . Read-write. Reset: 0h. Performance event select[11:8].                |                                                                                                                                                                                                            |  |
| 31:24 <b>CntMask: counter mask.</b> Read-write. Reset: 00h. Controls the number of events counted per clock cy |                                                                                                    |                                                                                                                                                                                                            |  |
| 31,24                                                                                                          | ValidValues:                                                                                       |                                                                                                                                                                                                            |  |
|                                                                                                                | Value                                                                                              | Description                                                                                                                                                                                                |  |
|                                                                                                                | 00h                                                                                                | The corresponding PERF_CTR[5:0] register increments by the number of events occurring in a clock                                                                                                           |  |
|                                                                                                                |                                                                                                    | cycle. See 2.1.17.3 [Large Increment per Cycle Events] for events that can increment greater than 15                                                                                                       |  |
|                                                                                                                |                                                                                                    | per cycle.                                                                                                                                                                                                 |  |
|                                                                                                                | 7Fh-01h                                                                                            | When Inv == 0, the corresponding PERF_CTR[5:0] register increments by 1 if the number of events                                                                                                            |  |
|                                                                                                                |                                                                                                    | occurring in a clock cycle is greater than or equal to the CntMask value. When Inv == 1, the                                                                                                               |  |
|                                                                                                                |                                                                                                    | corresponding PERF_CTR[5:0] register increments by 1 if the number of events occurring in a clock                                                                                                          |  |
|                                                                                                                |                                                                                                    | cycle is less than CntMask value.                                                                                                                                                                          |  |
|                                                                                                                | FFh-                                                                                               | Reserved.                                                                                                                                                                                                  |  |
|                                                                                                                | 80h                                                                                                |                                                                                                                                                                                                            |  |
| 23                                                                                                             |                                                                                                    | rt counter mask. Read-write. Reset: 0. See CntMask.                                                                                                                                                        |  |
| 22                                                                                                             |                                                                                                    | <b>le performance counter</b> . Read-write. Reset: 0. 1=Performance event counter is enabled.                                                                                                              |  |
| 21                                                                                                             | Reserved.                                                                                          | LADIC!                                                                                                                                                                                                     |  |
| 20                                                                                                             |                                                                                                    | <b>le APIC interrupt</b> . Read-write. Reset: 0. 1=APIC performance counter LVT interrupt is enabled to                                                                                                    |  |
|                                                                                                                | overflows                                                                                          | in interrupt via Core::X86::Apic::PerformanceCounterLvtEntry when the performance counter                                                                                                                  |  |
| 19                                                                                                             | Reserved.                                                                                          | •                                                                                                                                                                                                          |  |
| 18                                                                                                             |                                                                                                    | ge detect. Read-write. Reset: 0. 0=Level detect. 1=Zero-to-one Edge detect. The edge count mode                                                                                                            |  |
| 10                                                                                                             |                                                                                                    | s the counter when a transition happens on the monitored event. If the event selected is changed without                                                                                                   |  |
|                                                                                                                |                                                                                                    | the counter, an extra edge is falsely detected when the first event is a static 0 and the second event is a                                                                                                |  |
|                                                                                                                |                                                                                                    | To avoid this false edge detection, disable the counter when changing the event and then enable the                                                                                                        |  |
|                                                                                                                | counter w                                                                                          | ith a second MSR write.                                                                                                                                                                                    |  |
| 17:16                                                                                                          | OsUserM                                                                                            | Iode: OS and user mode. Read-write. Reset: 0h.                                                                                                                                                             |  |
|                                                                                                                | ValidValues:                                                                                       |                                                                                                                                                                                                            |  |
|                                                                                                                | Value                                                                                              | Description                                                                                                                                                                                                |  |
|                                                                                                                | 0h                                                                                                 | Count no events.                                                                                                                                                                                           |  |
|                                                                                                                | 1h                                                                                                 | Count user events (CPL>0).                                                                                                                                                                                 |  |
|                                                                                                                | 2h                                                                                                 | Count OS events (CPL=0).                                                                                                                                                                                   |  |
|                                                                                                                | 3h                                                                                                 | Count all events, irrespective of the CPL.                                                                                                                                                                 |  |
| 15:8                                                                                                           |                                                                                                    | κ: <b>event qualification</b> . Read-write. Reset: 00h. Each UnitMask bit further specifies or qualifies the                                                                                               |  |
|                                                                                                                |                                                                                                    | cified by EventSelect. All events selected by UnitMask are simultaneously monitored. Unless otherwise                                                                                                      |  |
|                                                                                                                |                                                                                                    | UnitMask values shown may be combined (logically ORed) to select any desired combination of the                                                                                                            |  |
|                                                                                                                |                                                                                                    | s for a given event. In some cases, certain combinations can result in misleading counts, or the value is an ordinal rather than a bit mask. These situations are described where applicable, or should be |  |
|                                                                                                                |                                                                                                    | com the event descriptions. For events where no UnitMask table is shown, the UnitMask is Unused.                                                                                                           |  |
| 7:0                                                                                                            |                                                                                                    | ect[7:0]: event select. Read-write. Reset: 00h. EventSelect[11:0] = {EventSelect[11:8],                                                                                                                    |  |
| 7.0                                                                                                            |                                                                                                    | ect[7:0]}. EventSelect specifies the event or event duration in a processor unit to be counted by the                                                                                                      |  |
|                                                                                                                |                                                                                                    | ding PERF_CTR[5:0] register. The events are specified in 2.1.17.4 [Core Performance Monitor                                                                                                                |  |
|                                                                                                                | Counters]. Some events are Reserved; when a Reserved event is selected, the results are undefined. |                                                                                                                                                                                                            |  |
|                                                                                                                |                                                                                                    |                                                                                                                                                                                                            |  |

| MSRC001_0002 [Performance Event Select 2] (Core::X86::Msr::PERF_LEGACY_C1L2)  |
|-------------------------------------------------------------------------------|
| Read-write. Reset: 0000_0000_0000_0000h.                                      |
| The legacy alias of Core::X86::Msr::PERF_CTL2. See Core::X86::Msr::PERF_CTL2. |
| _ccd[7:0]_threa0_core[7:0]_thread[1:0]; MSRC001_0002                          |
| Bits Description                                                              |

| 62.42 | Decerred                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|-------|---------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|       | 63:42 Reserved. 41:40 <b>HostGuestOnly: count only host/guest events</b> . Read-write. Reset: 0h. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 41:40 |                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|       | ValidValu<br>Value                                                                                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|       | 0h                                                                                                | Count all events, irrespective of guest/host.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|       | 1h                                                                                                | Count guest events if [SVME] == 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|       | 2h                                                                                                | Count host events if [SVME] == 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|       | 3h                                                                                                | Count all guest and host events if [SVME] == 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 20.26 |                                                                                                   | Count all guest and nost events if [5 v ME] 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|       | Reserved.                                                                                         | 1544 OLD 1 1 1 D 1 OLD 1 1 1544 OL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|       |                                                                                                   | ect[11:8]. Read-write. Reset: 0h. Performance event select[11:8].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 31:24 |                                                                                                   | : <b>counter mask</b> . Read-write. Reset: 00h. Controls the number of events counted per clock cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|       | ValidValu                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|       | Value                                                                                             | Description The DEPT CERTIFORM IN THE PROPERTY OF THE PROPERTY |  |
|       | 00h                                                                                               | The corresponding PERF_CTR[5:0] register increments by the number of events occurring in a clock cycle. See 2.1.17.3 [Large Increment per Cycle Events] for events that can increment greater than 15 per cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|       | 7Fh-01h                                                                                           | When Inv == 0, the corresponding PERF_CTR[5:0] register increments by 1, if the number of events occurring in a clock cycle is greater than or equal to the CntMask value. When Inv == 1, the corresponding PERF_CTR[5:0] register increments by 1, if the number of events occurring in a clock cycle is less than CntMask value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|       | FFh-<br>80h                                                                                       | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 23    | Inv: inve                                                                                         | rt counter mask. Read-write. Reset: 0. See CntMask.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 22    | En: enab                                                                                          | <b>le performance counter</b> . Read-write. Reset: 0. 1=Performance event counter is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 21    | Reserved.                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 20    |                                                                                                   | <b>le APIC interrupt</b> . Read-write. Reset: 0. 1=APIC performance counter LVT interrupt is enabled to in interrupt via Core::X86::Apic::PerformanceCounterLvtEntry when the performance counter.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 19    | Reserved.                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 18    | increment<br>disabling<br>static one<br>counter w                                                 | <b>ge detect</b> . Read-write. Reset: 0. 0=Level detect. 1=Zero-to-one Edge detect. The edge count mode is the counter when a transition happens on the monitored event. If the event selected is changed without the counter, an extra edge is falsely detected when the first event is a static 0 and the second event is a to avoid this false edge detection, disable the counter when changing the event and then enable the ith a second MSR write.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 17:16 |                                                                                                   | Iode: OS and user mode. Read-write. Reset: 0h.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|       | ValidValu                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|       | Value                                                                                             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|       | 0h                                                                                                | Count no events.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|       | 1h                                                                                                | Count user events (CPL>0).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|       | 2h                                                                                                | Count OS events (CPL=0).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|       | 3h                                                                                                | Count all events, irrespective of the CPL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 15:8  | event spec<br>stated, the<br>sub-event                                                            | <b>c: event qualification</b> . Read-write. Reset: 00h. Each UnitMask bit further specifies or qualifies the cified by EventSelect. All events selected by UnitMask are simultaneously monitored. Unless otherwise UnitMask values shown may be combined (logically ORed) to select any desired combination of the s for a given event. In some cases, certain combinations can result in misleading counts, or the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 7:0   | obvious fi                                                                                        | value is an ordinal rather than a bit mask. These situations are described where applicable, or should be rom the event descriptions. For events where no UnitMask table is shown, the UnitMask is Unused. ect[7:0]: event select. Read-write. Reset: 00h. EventSelect[11:0] = {EventSelect[11:8],                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 7.0   | EventSele                                                                                         | cct[7:0]. EventSelect specifies the event or event duration in a processor unit to be counted by the ding PERF_CTR[5:0] register. The events are specified in 2.1.17.4 [Core Performance Monitor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |

Counters]. Some events are Reserved; when a Reserved event is selected, the results are undefined.

| ISRC001_0003 [Performance Event Select 3] (Core::X86::Msr::PERF_LEGACY_CTL3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                      |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--|--|--|
| ad-write. Reset: 0000_0000_0000_0000h.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                      |  |  |  |
| e legacy alias of Core::X86::Msr::PERF_CTL3. See Core::X86::Msr::PERF_CTL3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                      |  |  |  |
| ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSRC001_0003                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSRC001_0003 |  |  |  |
| Bits Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                      |  |  |  |
| 63:42 Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                      |  |  |  |
| H1:40 HostGuestOnly: count only host/guest events. Read-write. Reset: 0h.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                      |  |  |  |
| ValidValues:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                      |  |  |  |
| Value Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                      |  |  |  |
| Oh Count all events, irrespective of guest/host.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                      |  |  |  |
| 1h Count guest events if [SVME] == 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                      |  |  |  |
| 2h Count host events if [SVME] == 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                      |  |  |  |
| 3h Count all guest and host events if [SVME] == 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                      |  |  |  |
| 39:36 Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                      |  |  |  |
| 85:32 EventSelect[11:8]. Read-write. Reset: 0h. Performance event select[11:8].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                      |  |  |  |
| 31:24 <b>CntMask</b> : <b>counter mask</b> . Read-write. Reset: 00h. Controls the number of events counted per clock cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                      |  |  |  |
| ValidValues:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                      |  |  |  |
| Value Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ,                                                    |  |  |  |
| 00h The corresponding PERF_CTR[5:0] register increments by the number of events occurring in a close                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                      |  |  |  |
| cycle. See 2.1.17.3 [Large Increment per Cycle Events] for events that can increment greater than 1 per cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 5                                                    |  |  |  |
| 7Fh-01h When Inv == 0, the corresponding PERF_CTR[5:0] register increments by 1, if the number of even                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | tc                                                   |  |  |  |
| occurring in a clock cycle is greater than or equal to the CntMask value. When Inv == 1, the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1.5                                                  |  |  |  |
| corresponding PERF_CTR[5:0] register increments by 1, if the number of events occurring in a close                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ck                                                   |  |  |  |
| cycle is less than CntMask value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                      |  |  |  |
| FFh- Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                      |  |  |  |
| 80h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                      |  |  |  |
| 23 <b>Inv: invert counter mask</b> . Read-write. Reset: 0. See CntMask.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                      |  |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                      |  |  |  |
| 22 <b>En: enable performance counter</b> . Read-write. Reset: 0. 1=Performance event counter is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                      |  |  |  |
| 21 Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                      |  |  |  |
| <ul> <li>Reserved.</li> <li>Int: enable APIC interrupt. Read-write. Reset: 0. 1=APIC performance counter LVT interrupt is enabled to</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                      |  |  |  |
| 21 Reserved.  20 Int: enable APIC interrupt. Read-write. Reset: 0. 1=APIC performance counter LVT interrupt is enabled to generate an interrupt via Core::X86::Apic::PerformanceCounterLvtEntry when the performance counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                      |  |  |  |
| 21 Reserved.  20 Int: enable APIC interrupt. Read-write. Reset: 0. 1=APIC performance counter LVT interrupt is enabled to generate an interrupt via Core::X86::Apic::PerformanceCounterLvtEntry when the performance counter overflows.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                      |  |  |  |
| 21 Reserved.  20 Int: enable APIC interrupt. Read-write. Reset: 0. 1=APIC performance counter LVT interrupt is enabled to generate an interrupt via Core::X86::Apic::PerformanceCounterLvtEntry when the performance counter overflows.  19 Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                      |  |  |  |
| <ul> <li>Reserved.</li> <li>Int: enable APIC interrupt. Read-write. Reset: 0. 1=APIC performance counter LVT interrupt is enabled to generate an interrupt via Core::X86::Apic::PerformanceCounterLvtEntry when the performance counter overflows.</li> <li>Reserved.</li> <li>Edge: edge detect. Read-write. Reset: 0. 0=Level detect. 1=Zero-to-one Edge detect. The edge count mode</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                      |  |  |  |
| <ul> <li>Reserved.</li> <li>Int: enable APIC interrupt. Read-write. Reset: 0. 1=APIC performance counter LVT interrupt is enabled to generate an interrupt via Core::X86::Apic::PerformanceCounterLvtEntry when the performance counter overflows.</li> <li>Reserved.</li> <li>Edge: edge detect. Read-write. Reset: 0. 0=Level detect. 1=Zero-to-one Edge detect. The edge count mode increments the counter when a transition happens on the monitored event. If the event selected is changed with</li> </ul>                                                                                                                                                                                                                                                                                                                                                                  |                                                      |  |  |  |
| <ul> <li>Reserved.</li> <li>Int: enable APIC interrupt. Read-write. Reset: 0. 1=APIC performance counter LVT interrupt is enabled to generate an interrupt via Core::X86::Apic::PerformanceCounterLvtEntry when the performance counter overflows.</li> <li>Reserved.</li> <li>Edge: edge detect. Read-write. Reset: 0. 0=Level detect. 1=Zero-to-one Edge detect. The edge count mode increments the counter when a transition happens on the monitored event. If the event selected is changed with disabling the counter, an extra edge is falsely detected when the first event is a static 0 and the second event is</li> </ul>                                                                                                                                                                                                                                              | a                                                    |  |  |  |
| <ul> <li>Reserved.</li> <li>Int: enable APIC interrupt. Read-write. Reset: 0. 1=APIC performance counter LVT interrupt is enabled to generate an interrupt via Core::X86::Apic::PerformanceCounterLvtEntry when the performance counter overflows.</li> <li>Reserved.</li> <li>Edge: edge detect. Read-write. Reset: 0. 0=Level detect. 1=Zero-to-one Edge detect. The edge count mode increments the counter when a transition happens on the monitored event. If the event selected is changed with disabling the counter, an extra edge is falsely detected when the first event is a static 0 and the second event is static one. To avoid this false edge detection, disable the counter when changing the event and then enable the</li> </ul>                                                                                                                              | a                                                    |  |  |  |
| <ul> <li>Reserved.</li> <li>Int: enable APIC interrupt. Read-write. Reset: 0. 1=APIC performance counter LVT interrupt is enabled to generate an interrupt via Core::X86::Apic::PerformanceCounterLvtEntry when the performance counter overflows.</li> <li>Reserved.</li> <li>Edge: edge detect. Read-write. Reset: 0. 0=Level detect. 1=Zero-to-one Edge detect. The edge count mode increments the counter when a transition happens on the monitored event. If the event selected is changed with disabling the counter, an extra edge is falsely detected when the first event is a static 0 and the second event is static one. To avoid this false edge detection, disable the counter when changing the event and then enable the counter with a second MSR write.</li> </ul>                                                                                             | a                                                    |  |  |  |
| <ul> <li>Reserved.</li> <li>Int: enable APIC interrupt. Read-write. Reset: 0. 1=APIC performance counter LVT interrupt is enabled to generate an interrupt via Core::X86::Apic::PerformanceCounterLvtEntry when the performance counter overflows.</li> <li>Reserved.</li> <li>Edge: edge detect. Read-write. Reset: 0. 0=Level detect. 1=Zero-to-one Edge detect. The edge count mode increments the counter when a transition happens on the monitored event. If the event selected is changed with disabling the counter, an extra edge is falsely detected when the first event is a static 0 and the second event is static one. To avoid this false edge detection, disable the counter when changing the event and then enable the counter with a second MSR write.</li> <li>OsUserMode: OS and user mode. Read-write. Reset: 0h.</li> </ul>                               | a                                                    |  |  |  |
| Reserved. Int: enable APIC interrupt. Read-write. Reset: 0. 1=APIC performance counter LVT interrupt is enabled to generate an interrupt via Core::X86::Apic::PerformanceCounterLvtEntry when the performance counter overflows. Reserved. Edge: edge detect. Read-write. Reset: 0. 0=Level detect. 1=Zero-to-one Edge detect. The edge count mode increments the counter when a transition happens on the monitored event. If the event selected is changed with disabling the counter, an extra edge is falsely detected when the first event is a static 0 and the second event is static one. To avoid this false edge detection, disable the counter when changing the event and then enable the counter with a second MSR write. 17:16 OsUserMode: OS and user mode. Read-write. Reset: 0h. ValidValues:                                                                    | a                                                    |  |  |  |
| <ul> <li>Reserved.</li> <li>Int: enable APIC interrupt. Read-write. Reset: 0. 1=APIC performance counter LVT interrupt is enabled to generate an interrupt via Core::X86::Apic::PerformanceCounterLvtEntry when the performance counter overflows.</li> <li>Reserved.</li> <li>Edge: edge detect. Read-write. Reset: 0. 0=Level detect. 1=Zero-to-one Edge detect. The edge count mode increments the counter when a transition happens on the monitored event. If the event selected is changed with disabling the counter, an extra edge is falsely detected when the first event is a static 0 and the second event is static one. To avoid this false edge detection, disable the counter when changing the event and then enable the counter with a second MSR write.</li> <li>OsUserMode: OS and user mode. Read-write. Reset: 0h.</li> </ul>                               | a                                                    |  |  |  |
| Int: enable APIC interrupt. Read-write. Reset: 0. 1=APIC performance counter LVT interrupt is enabled to generate an interrupt via Core::X86::Apic::PerformanceCounterLvtEntry when the performance counter overflows.  19 Reserved.  Edge: edge detect. Read-write. Reset: 0. 0=Level detect. 1=Zero-to-one Edge detect. The edge count mode increments the counter when a transition happens on the monitored event. If the event selected is changed with disabling the counter, an extra edge is falsely detected when the first event is a static 0 and the second event is static one. To avoid this false edge detection, disable the counter when changing the event and then enable the counter with a second MSR write.  17:16 OsUserMode: OS and user mode. Read-write. Reset: 0h.  ValidValues:  Value Description  Oh Count no events.                               | a                                                    |  |  |  |
| Int: enable APIC interrupt. Read-write. Reset: 0. 1=APIC performance counter LVT interrupt is enabled to generate an interrupt via Core::X86::Apic::PerformanceCounterLvtEntry when the performance counter overflows.  19 Reserved.  Edge: edge detect. Read-write. Reset: 0. 0=Level detect. 1=Zero-to-one Edge detect. The edge count mode increments the counter when a transition happens on the monitored event. If the event selected is changed with disabling the counter, an extra edge is falsely detected when the first event is a static 0 and the second event is static one. To avoid this false edge detection, disable the counter when changing the event and then enable the counter with a second MSR write.  17:16 OsUserMode: OS and user mode. Read-write. Reset: 0h.  ValidValues:  Value Description  Oh Count no events.                               | a                                                    |  |  |  |
| Int: enable APIC interrupt. Read-write. Reset: 0. 1=APIC performance counter LVT interrupt is enabled to generate an interrupt via Core::X86::Apic::PerformanceCounterLvtEntry when the performance counter overflows.  19 Reserved.  Edge: edge detect. Read-write. Reset: 0. 0=Level detect. 1=Zero-to-one Edge detect. The edge count mode increments the counter when a transition happens on the monitored event. If the event selected is changed with disabling the counter, an extra edge is falsely detected when the first event is a static 0 and the second event is static one. To avoid this false edge detection, disable the counter when changing the event and then enable the counter with a second MSR write.  7:16 OsUserMode: OS and user mode. Read-write. Reset: 0h.  ValidValues:  Value Description  0h Count no events.  1h Count user events (CPL>0). | a                                                    |  |  |  |

event specified by EventSelect. All events selected by UnitMask are simultaneously monitored. Unless otherwise

| stated, the UnitMask values shown may be combined (logically ORed) to select any desired combination of the        |
|--------------------------------------------------------------------------------------------------------------------|
| sub-events for a given event. In some cases, certain combinations can result in misleading counts, or the          |
| UnitMask value is an ordinal rather than a bit mask. These situations are described where applicable, or should be |
| obvious from the event descriptions. For events where no UnitMask table is shown, the UnitMask is Unused.          |
|                                                                                                                    |

7:0 **EventSelect[7:0]: event select**. Read-write. Reset: 00h. EventSelect[11:0] = {EventSelect[11:8], EventSelect[7:0]}. EventSelect specifies the event or event duration in a processor unit to be counted by the corresponding PERF\_CTR[5:0] register. The events are specified in 2.1.17.4 [Core Performance Monitor Counters]. Some events are Reserved; when a Reserved event is selected, the results are undefined.

#### MSRC001 000[4...7] [Performance Event Counter [3:0]] (Core::X86::Msr::PERF LEGACY CTR)

Read-write, Volatile. Reset: 0000 0000 0000 0000h.

Note: When counting events that capable of counting greater than 15 events per cycle (MergeEvent) the even and the corresponding odd PERF\_LEGACY\_CTR must be paired to appear as a single 64-bit counter. See 2.1.17.3 [Large Increment per Cycle Events].

The legacy alias of Core::X86::Msr::PERF\_CTR. See Core::X86::Msr::PERF\_CTR.

|  | ccd[7:0] | lthree0 | core[7:0] | thread[1:0] | n0; MSR | C001 | 0004 |
|--|----------|---------|-----------|-------------|---------|------|------|
|--|----------|---------|-----------|-------------|---------|------|------|

- \_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]\_n1; MSRC001\_0005
- ccd[7:0] lthree0\_core[7:0]\_thread[1:0]\_n2; MSRC001\_0006
- \_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]\_n3; MSRC001\_0007

#### Bits | Description

- 63:48 Reserved.
- 47:0 CTR. Read-write, Volatile. Reset: 0000 0000 0000h. Performance counter value.

#### MSRC001 0010 [System Configuration] (Core::X86::Msr::SYS CFG)

| MSRC  | MSRC001_0010 [System Configuration] (Core::X86::Msr::SYS_CFG)                                                         |  |  |
|-------|-----------------------------------------------------------------------------------------------------------------------|--|--|
|       | Reset: 0000_0000_0000_0000h.                                                                                          |  |  |
|       | _ccd[7:0]_lthree0_core[7:0]; MSRC001_0010                                                                             |  |  |
| Bits  | Description                                                                                                           |  |  |
| 63:26 | Reserved.                                                                                                             |  |  |
| 25    | VmplEn. Reset: 0. VM permission levels enable.                                                                        |  |  |
|       | AccessType: Core::X86::Msr::SYS_CFG[SecureNestedPagingEn] ? Read-only : Read-write.                                   |  |  |
| 24    | SecureNestedPagingEn. Read,Write-1-only. Reset: 0. Enable Secure Nested Paging (SNP).                                 |  |  |
| 23    | <b>SMEE</b> : <b>secure memory encryption enable</b> . Read, Write-1-only. Reset: 0. 0=Memory encryption features are |  |  |
|       | disabled. 1=Memory encryption features are enabled. For enabling secure memory encryption see 2.1.4 [Memory           |  |  |
|       | Encryption].                                                                                                          |  |  |
| 22    | Tom2ForceMemTypeWB: top of memory 2 memory type write back. Read-write. Reset: 0. 1=The default                       |  |  |
|       | memory type of memory between 4-GB and Core::X86::Msr::TOM2 is write back instead of the memory type                  |  |  |
|       | defined by Core::X86::Msr::MTRRdefType[MemType]. For this bit to have any effect,                                     |  |  |
|       | Core::X86::Msr::MTRRdefType[MtrrDefTypeEn] must be 1. MTRRs and PAT can be used to override this                      |  |  |
|       | memory type.                                                                                                          |  |  |
| 21    | MtrrTom2En: MTRR top of memory 2 enable. Read-write. Reset: 0. 0=Core::X86::Msr::TOM2 is disabled. 1=                 |  |  |
|       | Core::X86::Msr::TOM2 is enabled.                                                                                      |  |  |
| 20    | MtrrVarDramEn: MTRR variable DRAM enable. Read-write. Reset: 0. Init: BIOS,1.                                         |  |  |
|       | 0=Core::X86::Msr::TOP_MEM and IORRs are disabled. 1=These registers are enabled.                                      |  |  |
| 19    | MtrrFixDramModEn: MTRR fixed RdDram and WrDram modification enable. Read-write. Reset: 0.                             |  |  |
|       | 0=Core::X86::Msr::MtrrFix_64K through Core::X86::Msr::MtrrFix_4K_7 [RdDram,WrDram] read values is                     |  |  |
|       | masked 00b; writing does not change the hidden value. 1=Core::X86::Msr::MtrrFix_64K through                           |  |  |
|       | Core::X86::Msr::MtrrFix_4K_7 [RdDram,WrDram] access type is Read-write. Not shared between threads.                   |  |  |
|       | Controls access to Core::X86::Msr::MtrrFix_64K through Core::X86::Msr::MtrrFix_4K_7 [RdDram ,WrDram].                 |  |  |
|       | This bit should be set to 1 during BIOS initialization of the fixed MTRRs, then cleared to 0 for operation.           |  |  |
| 18    | MtrrFixDramEn: MTRR fixed RdDram and WrDram attributes enable. Read-write. Reset: 0. Init: BIOS,1.                    |  |  |
|       | 1=Enables the RdDram and WrDram attributes in Core::X86::Msr::MtrrFix_64K through                                     |  |  |
|       | Core::X86::Msr::MtrrFix_4K_7.                                                                                         |  |  |

| 4 <b>-</b> ^ | _ ,       |
|--------------|-----------|
| 1'/•()       | Reserved. |
| 1/.0         | Reserved. |

| MSR      | C001_0015 [Hardware Configuration] (Core::X86::Msr::HWCR)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Reset:   | 0000_0000_0100_0010h.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; MSRC001_0015                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Bits     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 63:34    | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 33       | <b>SmmPgCfgLock</b> . Read-write. Reset: 0. 1=SMM page config locked. Error-on-write-1 if not in SMM mode. RSM unconditionally clears Core::X86::Msr::HWCR[SmmPgCfgLock].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 32:31    | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 30       | <b>IRPerfEn</b> : <b>enable instructions retired counter</b> . Read-write. Reset: 0. 1=Enable Core::X86::Msr::IRPerfCount.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 29:28    | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 27       | <b>EffFreqReadOnlyLock</b> : <b>read-only effective frequency counter lock</b> . Write-1-only. Reset: 0. Init: BIOS,1. 1=Core::X86::Msr::MPerfReadOnly, Core::X86::Msr::APerfReadOnly and Core::X86::Msr::IRPerfCount are Read-only.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 26       | <b>EffFreqCntMwait</b> : <b>effective frequency counting during mwait</b> . Read-write. Reset: 0. 0=The registers do not increment. 1=The registers increment. Specifies whether Core::X86::Msr::MPERF and Core::X86::Msr::APERF increment while the core is in the monitor event pending state. See 2.1.6 [Effective Frequency].                                                                                                                                                                                                                                                                                                                                                                                              |
| 25       | <b>CpbDis: core performance boost disable.</b> Read-write. Reset: 0. 0=CPB is requested to be enabled. 1=CPB is disabled. Specifies whether core performance boost is requested to be enabled or disabled. If core performance boost is disabled while a core is in a boosted P-state, the core automatically transitions to the highest performance non-boosted P-state.                                                                                                                                                                                                                                                                                                                                                      |
| 24       | <b>TscFreqSel</b> : <b>TSC frequency select</b> . Read-only. Reset: 1. 1=The TSC increments at the P0 frequency.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 23:22    | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 21       | <b>LockTscToCurrentP0: lock the TSC to the current P0 frequency</b> . Read-write. Reset: 0. 0=The TSC will count at the P0 frequency. 1=The TSC frequency is locked to the current P0 frequency at the time this bit is set and remains fixed regardless of future changes to the P0 frequency.                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 20       | <b>IoCfgGpFault: IO-space configuration causes a GP fault.</b> Read-write. Reset: 0. 1=IO-space accesses to configuration space cause a GP fault. The fault is triggered if any part of the IO Read/Rrite address range is between CF8h and CFFh, inclusive. These faults only result from single IO instructions, not to string and REP IO instructions. This fault takes priority over the IO trap mechanism described by Core::X86::Msr::SMI_ON_IO_TRAP_CTL_STS.                                                                                                                                                                                                                                                            |
| 19       | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 18       | McStatusWrEn: machine check status write enable. Read-write. Reset: 0. 0=MCA_STATUS registers are Readable; Writing a non-zero pattern to these registers causes a general protection fault. 1=MCA_STATUS registers are Read-write, including Reserved fields; do not cause general protection faults; such Writes update all implemented bits in these registers; All fields of all threshold registers are Read-write when accessed from MSR space, including Locked, except BlkPtr which is always Read-only; McStatusWrEn does not change the access type for the thresholding registers accessed via configuration space.  Description: McStatusWrEn can be used to debug machine check exception and interrupt handlers. |
|          | Independent of the value of this bit, the processor may enforce Write-Ignored behavior on MCA_STATUS registers depending on platform settings.  See 3.1 [Machine Check Architecture].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 17       | <b>Wrap32Dis</b> : <b>32-bit address wrap disable</b> . Read-write. Reset: 0. 1=Disable 32-bit address wrapping. Software can use Wrap32Dis to access physical memory above 4 Gbytes without switching into 64-bit mode. To do so, software should Write a greater-than 4-Gbyte address to Core::X86::Msr::FS_BASE and Core::X86::Msr::GS_BASE. Then it would address ±2 Gbytes from one of those bases using normal memory reference instructions with a FS or GS override prefix. However, the INVLPG, FST, and SSE store instructions generate 32-bit addresses in legacy mode, regardless of the state of Wrap32Dis.  Reserved.                                                                                            |
|          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 14       | <b>RsmSpCycDis</b> : <b>RSM special bus cycle disable</b> . Reset: 0. Init: BIOS,1. 0=A link special bus cycle, SMIACK, is                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

|       | generated on a resume from SMI.                                                                                            |
|-------|----------------------------------------------------------------------------------------------------------------------------|
|       | AccessType: Core::X86::Msr::HWCR[SmmLock] ? Read-only : Read-write.                                                        |
| 13    | <b>SmiSpCycDis</b> : <b>SMI special bus cycle disable</b> . Reset: 0. Init: BIOS,1. 0=A link special bus cycle, SMIACK, is |
|       | generated when an SMI interrupt is taken.                                                                                  |
|       | AccessType: Core::X86::Msr::HWCR[SmmLock]? Read-only: Read-write.                                                          |
| 12:11 | Reserved.                                                                                                                  |
| 10    | MonMwaitUserEn: MONITOR/MWAIT user mode enable. Read-write. Reset: 0. 0=The MONITOR and                                    |
|       | MWAIT instructions are supported only in privilege level 0; these instructions in privilege levels 1 to 3 cause a          |
|       | #UD exception. 1=The MONITOR and MWAIT instructions are supported in all privilege levels. The state of this               |
|       | bit is ignored if MonMwaitDis is set.                                                                                      |
| 9     | MonMwaitDis: MONITOR and MWAIT disable. Read-write. Reset: 0. 1=The MONITOR, MWAIT,                                        |
|       | MONITORX, and MWAITX opcodes become invalid. This affects what is reported back through                                    |
|       | Core::X86::Cpuid::FeatureIdEcx[Monitor] and Core::X86::Cpuid::FeatureExtIdEcx[MwaitExtended].                              |
| 8     | <b>IgnneEm</b> : <b>IGNNE port emulation enable</b> . Read-write. Reset: 0. 1=Enable emulation of IGNNE port.              |
| 7     | AllowFerrOnNe: allow FERR on NE. Read-write. Reset: 0. 0=Disable legacy FERR signaling and generate                        |
|       | FERR exception directly. 1=Legacy FERR signaling.                                                                          |
| 6:5   | Reserved.                                                                                                                  |
| 4     | INVDWBINVD: INVD to WBINVD conversion. Read-write. Reset: 1. Check: 1. 1=Convert INVD to                                   |
|       | WBINVD.                                                                                                                    |
|       | <b>Description</b> : This bit is required to be set for normal operation when any of the following are true:               |
|       | An L2 is shared by multiple threads.                                                                                       |
|       | An L3 is shared by multiple cores.                                                                                         |
|       | • CC6 is enabled.                                                                                                          |
|       | Probe filter is enabled.                                                                                                   |
| 3     | <b>TlbCacheDis: cacheable memory disable.</b> Read-write. Reset: 0. 1=Disable performance improvement that                 |
|       | assumes that the PML4, PDP, PDE and PTE entries are in cacheable WB DRAM.                                                  |
|       | <b>Description</b> : Operating systems that maintain page tables in any other memory type must set the TlbCacheDis bit     |
|       | to insure proper operation.                                                                                                |
|       | • TlbCacheDis does not override the memory type specified by the SMM ASeg and TSeg memory regions                          |
|       | controlled by Core::X86::Msr::SMMAddr Core::X86::Msr::SMMMask.                                                             |
| 2:1   | Reserved.                                                                                                                  |
| 0     | SmmLock: SMM code lock. Read, Write-1-only. Reset: 0. Init: BIOS, 1. 1=SMM code in the ASeg and TSeg                       |
|       | range and the SMM registers are Read-only and SMI interrupts are not intercepted in SVM. See 2.1.14.1.10                   |
|       | [Locking SMM].                                                                                                             |

#### MSRC001\_001[6...8] [IO Range Base] (Core::X86::Msr::IORR\_BASE)

#### Read-write.

Core::X86::Msr::IORR\_BASE and Core::X86::Msr::IORR\_MASK combine to specify the two sets of base and mask pairs for two IORR ranges. A core access, with address CPUAddr, is determined to be within IORR address range if the following equation is true:

CPUAddr[47:12] & PhyMask[47:12] == PhyBase[47:12] & PhyMask[47:12].

BIOS can use the IORRs to create an IO hole within a range of addresses that would normally be mapped to DRAM. It can also use the IORRs to re-assert a DRAM destination for a range of addresses that fall within a bigger IO hole that overlays DRAM.

| _ccat/:0                                     | cca[/:u]_ttnreeu_core[/:u]_nu; MSRCuu1_uu16                                                                                                                                                                                                       |  |  |
|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| _ccd[7:0]_lthree0_core[7:0]_n1; MSRC001_0018 |                                                                                                                                                                                                                                                   |  |  |
| Bits                                         | S Description                                                                                                                                                                                                                                     |  |  |
| 63:48                                        | :48 Reserved.                                                                                                                                                                                                                                     |  |  |
| 47:12                                        | <ul> <li>47:12 PhyBase. Read-write. Reset: X_XXXX_XXXXh. Physical base address for IO range.</li> <li>11:5 Reserved.</li> <li>4 RdMem: read from memory. Read-write. Reset: X. 0=Read accesses to the range are directed to IO. 1=Read</li> </ul> |  |  |
| 11:5                                         |                                                                                                                                                                                                                                                   |  |  |
| 4                                            |                                                                                                                                                                                                                                                   |  |  |

|     | accesses to the range are directed to system memory.                                                           |
|-----|----------------------------------------------------------------------------------------------------------------|
| 3   | <b>WrMem:</b> write to memory. Read-write. Reset: X. 0=Write accesses to the range are directed to IO. 1=Write |
|     | accesses to the range are directed to system memory.                                                           |
| 2:0 | Reserved.                                                                                                      |

# MSRC001\_001[7...9] [IO Range Mask] (Core::X86::Msr::IORR\_MASK)

|          | = t 1t 0 1( = /                                                                                     |
|----------|-----------------------------------------------------------------------------------------------------|
| Read-    | write. Reset: 0000_0000_0000_0000h.                                                                 |
| See Co   | ore::X86::Msr::IORR_BASE.                                                                           |
| _ccd[7:0 | ]_lthree0_core[7:0]_n0; MSRC001_0017                                                                |
| _ccd[7:0 | ]_lthree0_core[7:0]_n1; MSRC001_0019                                                                |
| Bits     | Description                                                                                         |
| 63:48    | Reserved.                                                                                           |
| 47:12    | <b>PhyMask</b> . Read-write. Reset: 0_0000_0000h. Physical address mask for IO range.               |
| 11       | <b>Valid</b> . Read-write. Reset: 0. 1=The pair of registers that specifies an IORR range is valid. |
| 10:0     | Reserved.                                                                                           |

#### MSRC001\_001A [Top Of Memory] (Core::X86::Msr::TOP\_MEM)

|          | = ' '                                                                                                       |  |
|----------|-------------------------------------------------------------------------------------------------------------|--|
| Read-    | d-write.                                                                                                    |  |
| _ccd[7:0 | ]_lthree0_core[7:0]; MSRC001_001A                                                                           |  |
| Bits     | Description                                                                                                 |  |
| 63:48    | Reserved.                                                                                                   |  |
| 47:23    | <b>TOM[47:23]: top of memory</b> . Read-write. Reset: XXX_XXXXh. Specifies the address that divides between |  |
|          | MMIO and DRAM. This value is normally placed below 4-GB. From TOM to 4-GB is MMIO; below TOM is             |  |
|          | DRAM. See 2.1.7.3 [System Address Map].                                                                     |  |
| 22:0     | Reserved.                                                                                                   |  |

# MSRC001\_001D [Top Of Memory 2] (Core::X86::Msr::TOM2)

| Read-write. |                                                                                                                        |  |
|-------------|------------------------------------------------------------------------------------------------------------------------|--|
| _ccd[7:0    | _ccd[7:0]_lthree0_core[7:0]; MSRC001_001D                                                                              |  |
| Bits        | Bits Description                                                                                                       |  |
| 63:48       | Reserved.                                                                                                              |  |
| 47:23       | <b>TOM2[47:23]</b> : <b>second top of memory</b> . Read-write. Reset: XXX_XXXXh. Specifies the address divides between |  |
|             | MMIO and DRAM. This value is normally placed above 4-GB. From 4-GB to (TOM2 - 1) is DRAM; TOM2 and                     |  |
|             | above is MMIO. See 2.1.7.3 [System Address Map]. This register is enabled by                                           |  |
|             | Core::X86::Msr::SYS_CFG[MtrrTom2En].                                                                                   |  |
| 22:0        | Reserved.                                                                                                              |  |

#### MSRC001\_0022 [Machine Check Exception Redirection] (Core::X86::Msr::McExcepRedir)

| Read-write. Reset: 0000_0000_0000_0000h.                                                                                |  |  |
|-------------------------------------------------------------------------------------------------------------------------|--|--|
| This register can be used to redirect machine check exceptions (MCEs) to SMIs or vectored interrupts. If both           |  |  |
| RedirSmiEn and RedirVecEn are set, then undefined behavior results.                                                     |  |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSRC001_0022                                                                   |  |  |
| Bits Description                                                                                                        |  |  |
| 63:10 Reserved.                                                                                                         |  |  |
| 9 <b>RedirSmiEn</b> . Read-write. Reset: 0. 1=Redirect MCEs (that are directed to this core) to generate an SMI-trigger |  |  |
| IO cycle via Core::X86::Msr::SmiTrigIoCycle. The status is stored in                                                    |  |  |
| Core::X86::Smm::LocalSmiStatus[MceRedirSts].                                                                            |  |  |
| 8 <b>RedirVecEn</b> . Read-write. Reset: 0. 1=Redirect MCEs (that are directed to this core) to generate a vectored     |  |  |
| interrupt, using the interrupt vector specified in RedirVector.                                                         |  |  |
| 7:0 <b>RedirVector</b> . Read-write. Reset: 00h. See RedirVecEn.                                                        |  |  |

# MSRC001\_003[0...5] [Processor Name String] (Core::X86::Msr::ProcNameString)

#### Read-write.

These 6 registers hold the CPUID name string in ASCII. The state of these registers are returned by CPUID instructions, Core::X86::Cpuid::ProcNameStr0Eax through Core::X86::Cpuid::ProcNameStr2Edx. BIOS should set these registers to the product name for the processor as provided by AMD. Each register contains a block of 8 ASCII characters; the least byte corresponds to the first ASCII character of the block; the most-significant byte corresponds to the last character of the block. MSRC001 0030 contains the first block of the name string; MSRC001 0035 contains the last block of the

| name string. |                                                                     |  |  |
|--------------|---------------------------------------------------------------------|--|--|
| _ccd[7:0]    | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n0; MSRC001_0030            |  |  |
| _ccd[7:0]    | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n1; MSRC001_0031            |  |  |
| _ccd[7:0]    | _lthree0_core[7:0]_thread[1:0]_n2; MSRC001_0032                     |  |  |
|              | _lthree0_core[7:0]_thread[1:0]_n3; MSRC001_0033                     |  |  |
|              | ]_lthree0_core[7:0]_thread[1:0]_n4; MSRC001_0034                    |  |  |
| _ccd[7:0     | ]_lthree0_core[7:0]_thread[1:0]_n5; MSRC001_0035                    |  |  |
| Bits         | Description                                                         |  |  |
| 63:56        | CpuNameString7. Read-write. Reset: XXh. CPUID name string in ASCII. |  |  |
| 55:48        | CpuNameString6. Read-write. Reset: XXh. CPUID name string in ASCII. |  |  |
| 47:40        | CpuNameString5. Read-write. Reset: XXh. CPUID name string in ASCII. |  |  |
| 39:32        | CpuNameString4. Read-write. Reset: XXh. CPUID name string in ASCII. |  |  |
| 31:24        | CpuNameString3. Read-write. Reset: XXh. CPUID name string in ASCII. |  |  |
| 23:16        | CpuNameString2. Read-write. Reset: XXh. CPUID name string in ASCII. |  |  |
| 15:8         | CpuNameString1. Read-write. Reset: XXh. CPUID name string in ASCII. |  |  |
| 7:0          | CpuNameString0. Read-write. Reset: XXh. CPUID name string in ASCII. |  |  |

#### MSRC001\_005[0...3] [IO Trap] (Core::X86::Msr::SMI\_ON\_IO\_TRAP)

Read-write. Reset: 0000\_0000\_0000\_0000h.

Core::X86::Msr::SMI ON IO TRAP and Core::X86::Msr::SMI ON IO TRAP CTL STS provide a mechanism for executing the SMI handler if a an access to one of the specified addresses is detected. Access address and access type checking is performed before IO instruction execution. If the access address and access type match one of the specified IO address and access types, then: (1) the IO instruction is not executed; (2) any breakpoint, other than the single-step breakpoint, set on the IO instruction is not taken (the single-step breakpoint is taken after resuming from SMM); and (3) issue the SMI-trigger IO cycle specified by Core::X86::Msr::SmiTrigIoCycle if enabled. The status is stored in Core::X86::Smm::LocalSmiStatus[IoTrapSts].

IO-space configuration accesses are special IO accesses. An IO access is defined as an IO-space configuration access when IO instruction address bits[31:0] are CFCh, CFDh, CFEh, or CFFh when IO-space configuration is enabled (IO::IoCfgAddr[ConfigEn]). The access address for a configuration space access is the current value of IO::IoCfgAddr[BusNo,Device,Function,RegNo]. The access address for an IO access that is not a configuration access is equivalent to the IO instruction address, bits[31:0].

The access address is compared with SmiAddr, and the instruction access type is compared with the enabled access types defined by ConfigSMI, SmiOnRdEn, and SmiOnWrEn. Access address bits[23:0] can be masked with SmiMask. IO and configuration space trapping to SMI applies only to single IO instructions; it does not apply to string and REP IO

instructions. The conditional GP fault described by Core::X86::Msr::HWCR[IoCfgGpFault] takes priority over this trap. \_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]\_n0; MSRC001\_0050

\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]\_n1; MSRC001\_0051 \_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]\_n2; MSRC001\_0052

| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n3; MSRC001_0053                                                                     |  |
|----------|------------------------------------------------------------------------------------------------------------------------------|--|
| Bits     | Description                                                                                                                  |  |
| 63       | SmiOnRdEn: enable SMI on IO read. Read-write. Reset: 0. 1=Enables SMI generation on a Read access.                           |  |
| 62       | SmiOnWrEn: enable SMI on IO write. Read-write. Reset: 0. 1=Enables SMI generation on a Write access.                         |  |
| 61       | <b>ConfigSmi</b> : <b>configuration space SMI</b> . Read-write. Reset: 0. 0=IO access (that is not an IO-space configuration |  |
|          | access). 1=Configuration access.                                                                                             |  |
| 60:56    | Reserved.                                                                                                                    |  |
| 55:32    | SmiMask[23:0]. Read-write. Reset: 00_0000h. 1=Do not mask address bit. 0=Mask address bit. SMI IO trap                       |  |
|          | mask.                                                                                                                        |  |

31:0 **SmiAddr[31:0]**. Read-write. Reset: 0000\_0000h. SMI IO trap address.

### MSRC001\_0054 [IO Trap Control] (Core::X86::Msr::SMI\_ON\_IO\_TRAP\_CTL\_STS)

| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSRC001_0054                                                                                                                                                |  |  |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits     | Description                                                                                                                                                                                          |  |  |
| 63:16    | Reserved.                                                                                                                                                                                            |  |  |
| 15       | <b>IoTrapEn</b> : <b>IO trap enable</b> . Read-write. Reset: 0. 1=Enable IO and configuration space trapping specified by Core::X86::Msr::SMI_ON_IO_TRAP and Core::X86::Msr::SMI_ON_IO_TRAP_CTL_STS. |  |  |
| 14:8     | Reserved.                                                                                                                                                                                            |  |  |
| 7        | SmiEn3. Read-write. Reset: 0. 1=The trap Core::X86::Msr::SMI_ON_IO_TRAP_n[3] is enabled.                                                                                                             |  |  |
| 6        | Reserved.                                                                                                                                                                                            |  |  |
| 5        | SmiEn2. Read-write. Reset: 0. 1=The trap Core::X86::Msr::SMI_ON_IO_TRAP_n[2] is enabled.                                                                                                             |  |  |
| 4        | Reserved.                                                                                                                                                                                            |  |  |
| 3        | <b>SmiEn1</b> . Read-write. Reset: 0. 1=The trap Core::X86::Msr::SMI_ON_IO_TRAP_n[1] is enabled.                                                                                                     |  |  |
| 2        | Reserved.                                                                                                                                                                                            |  |  |
| 1        | SmiEn0. Read-write. Reset: 0. 1=The trap Core::X86::Msr::SMI_ON_IO_TRAP_n[0] is enabled.                                                                                                             |  |  |
| 0        | Reserved.                                                                                                                                                                                            |  |  |

#### MSRC001\_0055 [Reserved.] (Core::X86::Msr::IntPend)

| Read-only. Reset: Fixed,0000_0000_0000_0000h. |             |  |
|-----------------------------------------------|-------------|--|
| _ccd[7:0]_lthree0_core[7:0]; MSRC001_0055     |             |  |
| Bits                                          | Description |  |
| 63:0                                          | Reserved.   |  |

### MSRC001\_0056 [SMI Trigger IO Cycle] (Core::X86::Msr::SmiTrigIoCycle)

Read-write. Reset: 0000\_0000\_0000\_0000h.

See 2.1.14.1.3 [SMI Sources And Delivery]. This register specifies an IO cycle that may be generated when a local SMI trigger event occurs. If IoCycleEn is set and there is a local SMI trigger event, then the IO cycle generated is a byte Read or Write, based on IoRd, to address IoPortAddress. If the cycle is a Write, then IoData contains the data written. If the cycle is a Read, the value read is discarded. If IoCycleEn is clear and a local SMI trigger event occurs, then undefined behavior results.

\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; MSRC001\_0056

| _ccu[/:0 | _ccu[7:0]_tullee0_core[7:0]_tilleau[1:0]; M5RC001_0056                                                                   |  |
|----------|--------------------------------------------------------------------------------------------------------------------------|--|
| Bits     | Description                                                                                                              |  |
| 63:27    | Reserved.                                                                                                                |  |
| 26       | <b>IoRd</b> : <b>IO Read</b> . Read-write. Reset: 0. 0=IO Write. 1=IO Read.                                              |  |
| 25       | <b>IoCycleEn</b> : <b>IO cycle enable</b> . Read-write. Reset: 0. 1=The SMI trigger IO cycle is enabled to be generated. |  |
| 24       | Reserved.                                                                                                                |  |
| 23:16    | IoData. Read-write. Reset: 00h. See 2.1.14.1.3 [SMI Sources And Delivery].                                               |  |
| 15:0     | IoPortAddress. Read-write. Reset: 0000h. See 2.1.14.1.3 [SMI Sources And Delivery].                                      |  |

#### MSRC001\_0058 [MMIO Configuration Base Address] (Core::X86::Msr::MmioCfgBaseAddr)

| See 2.1.8 [Configuration Space] for a description of MMIO configuration space. |                                                                                                                  |  |
|--------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|--|
| _ccd[7:0                                                                       | _ccd[7:0]_lthree0_core[7:0]; MSRC001_0058                                                                        |  |
| Bits                                                                           | Description                                                                                                      |  |
| 63:48                                                                          | Reserved.                                                                                                        |  |
| 47:20                                                                          | MmioCfgBaseAddr[47:20]: MMIO configuration base address bits[47:20]. Read-write. Reset:                          |  |
|                                                                                | XXX_XXXXh. Specifies the base address of the MMIO configuration range.                                           |  |
| 19:6                                                                           | Reserved.                                                                                                        |  |
| 5:2                                                                            | <b>BusRange</b> : <b>bus range identifier</b> . Read-write. Reset: 0h. Specifies the number of buses in the MMIO |  |
|                                                                                | configuration space range. The size of the MMIO configuration space is 1-MB times the number of buses.           |  |
|                                                                                | ValidValues:                                                                                                     |  |

|   | Value     | Description                                                  |
|---|-----------|--------------------------------------------------------------|
|   | 0h        | 1                                                            |
|   | 1h        | 2                                                            |
|   | 2h        | 4                                                            |
|   | 3h        | 8                                                            |
|   | 4h        | 16                                                           |
|   | 5h        | 32                                                           |
|   | 6h        | 64                                                           |
|   | 7h        | 128                                                          |
|   | 8h        | 256                                                          |
|   | Fh-9h     | Reserved.                                                    |
| 1 | Reserved  |                                                              |
| 0 | Enable. I | Read-write. Reset: 0. 1=MMIO configuration space is enabled. |

# MSRC001\_0061 [P-state Current Limit] (Core::X86::Msr::PStateCurLim)

| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]; MSRC001_0061                                                                                                                                                                                                                                                                               |  |  |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits     | Description                                                                                                                                                                                                                                                                                                             |  |  |
| 63:7     | Reserved.                                                                                                                                                                                                                                                                                                               |  |  |
| 6:4      | PstateMaxVal: P-state maximum value. Read,Error-on-write,Volatile. Reset: XXXb. Specifies the lowest-performance non-boosted P-state (highest non-boosted value) allowed. Attempts to change Core::X86::Msr::PStateCtl[PstateCmd] to a lower-performance P-state (higher value) are clipped to the value of this field. |  |  |
| 3        | Reserved.                                                                                                                                                                                                                                                                                                               |  |  |
| 2:0      | <b>CurPstateLimit</b> : <b>current P-state limit</b> . Read,Error-on-write,Volatile. Reset: XXXb. Specifies the highest-performance P-state (lowest value) allowed. CurPstateLimit is always bounded by                                                                                                                 |  |  |
|          | Core::X86::Msr::PStateCurLim[PstateMaxVal]. Attempts to change the CurPstateLimit to a value greater (lower performance) than Core::X86::Msr::PStateCurLim[PstateMaxVal] leaves CurPstateLimit unchanged.                                                                                                               |  |  |

# MSRC001\_0062 [P-state Control] (Core::X86::Msr::PStateCtl)

| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSRC001_0062                                                                   |  |  |
|----------|-------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits     | Description                                                                                                             |  |  |
| 63:3     | Reserved.                                                                                                               |  |  |
| 2:0      | <b>PstateCmd</b> : <b>P-state change command</b> . Read-write. Reset: XXXb. Cold reset value varies by product; after a |  |  |
|          | warm reset, value initializes to the P-state the core was in prior to the reset. Writes to this field cause the core to |  |  |
|          | change to the indicated non-boosted P-state number, specified by Core::X86::Msr::PStateDef. 0=P0, 1=P1, etc. P-         |  |  |
|          | state limits are applied to any P-state requests made through this register. Reads from this field return the last      |  |  |
|          | written value, regardless of whether any limits are applied.                                                            |  |  |

# MSRC001\_0063 [P-state Status] (Core::X86::Msr::PStateStat)

| Read,    | Read,Error-on-write,Volatile.                                                                                            |  |  |
|----------|--------------------------------------------------------------------------------------------------------------------------|--|--|
| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]; MSRC001_0063                                                                                |  |  |
| Bits     | Description                                                                                                              |  |  |
| 63:3     | Reserved.                                                                                                                |  |  |
| 2:0      | <b>CurPstate</b> : <b>current P-state</b> . Read,Error-on-write,Volatile. Reset: XXXb. This field provides the frequency |  |  |
|          | component of the current non-boosted P-state of the core (regardless of the source of the P-state change, including      |  |  |
|          | Core::X86::Msr::PStateCtl[PstateCmd]. 0=P0, 1=P1, etc. The value of this field is updated when the COF                   |  |  |
|          | transitions to a new value associated with a P-state.                                                                    |  |  |

# MSRC001\_006[4...B] [P-state [7:0]] (Core::X86::Msr::PStateDef)

Read-write.

Each of these registers specify the frequency and voltage associated with each of the core P-states.

The CpuVid field in these registers is required to be programmed to the same value in all cores of a processor, but are allowed to be different between processors in a multi-processor system. All other fields in these registers are required to be programmed to the same value in each core of the coherent fabric.

- n0\_aliasMSR; MSRC001\_0064 n1\_aliasMSR; MSRC001\_0065
- n2\_aliasMSR; MSRC001\_0066
- \_n3\_aliasMSR; MSRC001\_0067
- n4\_aliasMSR; MSRC001\_0068
- n5\_aliasMSR; MSRC001\_0069
- n6\_aliasMSR; MSRC001\_006A
- n7\_aliasMSR; MSRC001\_006B

## Bits Description

- **PstateEn**. Read-write. Reset: X. 0=The P-state specified by this MSR is not valid. 1=The P-state specified by this MSR is valid. The purpose of this register is to indicate if the rest of the P-state information in the register is valid after a reset; it controls no hardware.
- 62:32 Reserved.
- 31:30 **IddDiv**: **current divisor**. Read-write. Reset: XXb. See IddValue.
- 29:22 **IddValue: current value.** Read-write. Reset: XXXXXXXXD. After a reset, IddDiv and IddValue combine to specify the expected maximum current dissipation of a single core that is in the P-state corresponding to the MSR number. These values are intended to be used to create ACPI-defined \_PSS objects. The values are expressed in amps; they are not intended to convey final product power levels; they may not match the power levels specified in the Power and Thermal Datasheets.
- 21:14 **CpuVid[7:0]**: **core VID**. Read-write. Reset: XXXXXXXXb.
- CpuDfsId: core divisor ID. Read-write. Reset: XXXXXXb. Specifies the core frequency divisor; see CpuFid. For values [1Ah:08h], 1/8th integer divide steps supported down to VCO/3.25 (Note, L3/L2 FIFO logic related to 4-cycle data heads-up requires core to be 1/3 of L3 frequency or higher). For values [30h:1Ch], 1/4th integer divide steps supported down to VCO/6 (DID[0] should zero if DID[5:0] > 1Ah). (Note, core and L3 frequencies below 400MHz are not supported by the architecture). Core supports DID up to 30h, but L3 must be 2Ch (VCO/5.5) or less.

#### ValidValues:

| valid values: |                           |
|---------------|---------------------------|
| Value         | Description               |
| 00h           | Off                       |
| 07h-01h       | Reserved.                 |
| 08h           | VCO/1                     |
| 09h           | VCO/1.125                 |
| 1Ah-          | VCO/ <value 8=""></value> |
| 0Ah           |                           |
| 1Bh           | Reserved.                 |
| 1Ch           | VCO/ <value 8=""></value> |
| 1Dh           | Reserved.                 |
| 1Eh           | VCO/ <value 8=""></value> |
| 1Fh           | Reserved.                 |
| 20h           | VCO/ <value 8=""></value> |
| 21h           | Reserved.                 |
| 22h           | VCO/ <value 8=""></value> |
| 23h           | Reserved.                 |
| 24h           | VCO/ <value 8=""></value> |
| 25h           | Reserved.                 |
| 26h           | VCO/ <value 8=""></value> |
| 27h           | Reserved.                 |
| 28h           | VCO/ <value 8=""></value> |

| 29h       | Reserved.                                                                                          |
|-----------|----------------------------------------------------------------------------------------------------|
| 2Ah       | VCO/ <value 8=""></value>                                                                          |
| 2Bh       | Reserved.                                                                                          |
| 2Ch       | VCO/ <value 8=""></value>                                                                          |
| 3Fh-      | Reserved.                                                                                          |
| 2Dh       |                                                                                                    |
|           | 7:0]: core frequency ID. Read-write. Reset: XXh. Specifies the core frequency multiplier. The core |
| COF is a  | function of CpuFid and CpuDid, and defined by CoreCOF.                                             |
| ValidValı | ies:                                                                                               |
| Value     | Description                                                                                        |
| 0Fh-00h   | Reserved.                                                                                          |
| FFh-      | <value>*25</value>                                                                                 |
| 10h       |                                                                                                    |

## MSRC001 0073 [C-state Base Address] (Core::X86::Msr::CStateBaseAddr)

|                                          | /                                                                                                                   |  |
|------------------------------------------|---------------------------------------------------------------------------------------------------------------------|--|
| Read-write. Reset: 0000_0000_0000_0000h. |                                                                                                                     |  |
| _ccd[7:0                                 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSRC001_0073                                                               |  |
| Bits                                     | S Description                                                                                                       |  |
| 63:16                                    | Reserved.                                                                                                           |  |
| 15:0                                     | CstateAddr: C-state address. Read-write. Reset: 0000h. Specifies the IO addresses trapped by the core for C-        |  |
|                                          | state entry requests. A value of 0 in this field specifies that the core does not trap any IO addresses for C-state |  |
|                                          | entry. Writing values greater than FFF8h into this field result in undefined behavior. All other values cause the   |  |
|                                          | core to trap IO addresses CstateAddr through CstateAddr + 7.                                                        |  |

## MSRC001\_0074 [CPU Watchdog Timer] (Core::X86::Msr::CpuWdtCfg)

|          |                                                                                                       | - J                                                                                                   |  |
|----------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--|
| Read-    | Read-write. Reset: 0000_0000_0000_0280h.                                                              |                                                                                                       |  |
| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]; MSRC001_0074                                                             |                                                                                                       |  |
| Bits     | Descripti                                                                                             | on                                                                                                    |  |
| 63:10    | Reserved                                                                                              |                                                                                                       |  |
| 9:7      | <b>CpuWdTmrCfgSeverity</b> . Read-write. Reset: 5h. Specifies the CPU Watch Dog Timer severity.       |                                                                                                       |  |
|          | ValidValı                                                                                             | ues:                                                                                                  |  |
|          | Value                                                                                                 | Description                                                                                           |  |
|          | 4h-0h                                                                                                 | Reserved.                                                                                             |  |
|          | 5h                                                                                                    | MCA_EXSC_ERROR_SEVERITY_FATAL                                                                         |  |
|          | 7h-6h                                                                                                 | Reserved.                                                                                             |  |
| 6:3      | Reserved                                                                                              |                                                                                                       |  |
| 2:1      | CpuWdTmrTimebaseSel: CPU watchdog timer time base. Read-write. Reset: 0h. Specifies the time base for |                                                                                                       |  |
|          | the timeo                                                                                             | ut period specified in CpuWdtCountSel.                                                                |  |
|          | ValidValues:                                                                                          |                                                                                                       |  |
|          | Value                                                                                                 | Description                                                                                           |  |
|          | 0h                                                                                                    | 1.31 ms                                                                                               |  |
|          | 1h                                                                                                    | 1.28 us                                                                                               |  |
|          | 3h-2h                                                                                                 | Reserved.                                                                                             |  |
| 0        | CpuWdT                                                                                                | <b>mrCfgEn: CPU watchdog timer enable</b> . Read-write. Reset: 0. Init: BIOS,1. 1=The WDT is enabled. |  |

## MSRC001\_0111 [SMM Base Address] (Core::X86::Msr::SMM\_BASE)

Reset: 0000 0000 0003 0000h.

This holds the base of the SMM memory region. The value of this register is stored in the save state on entry into SMM (see 2.1.14.1.5 [SMM Save State]) and it is restored on returning from SMM. The 16-bit CS (code segment) selector is loaded with SmmBase[19:4] on entering SMM. SmmBase[3:0] is required to be 0. The SMM base address can be changed in two ways:

- The SMM base address, at offset FF00h in the SMM state save area, may be changed by the SMI handler. The RSM instruction updates SmmBase with the new value.
- Normal WRMSR access to this register.

\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; MSRC001\_0111

| _ccu[/.c | .oj_tuneeo_core[/.oj_uneau[1.oj, workcool_off]                     |  |
|----------|--------------------------------------------------------------------|--|
| Bits     | Description                                                        |  |
| 63:32    | Reserved.                                                          |  |
| 31:0     | SmmBase. Reset: 0003_0000h. Base address of the SMM memory region. |  |
|          | AccessType: Core::X86::Msr::HWCR[SmmLock]? Read-only: Read-write.  |  |

#### MSRC001\_0112 [SMM TSeg Base Address] (Core::X86::Msr::SMMAddr)

Configurable, Reset: 0000 0000 0000 0000h.

See 2.1.14.1 [System Management Mode (SMM)] and 2.1.7.3.1 [Memory Access to the Physical Address Space]. See Core::X86::Msr::SMMMask for more information about the ASeg and TSeg address ranges.

Each CPU access, directed at CPUAddr, is determined to be in the TSeg range if the following is true:

CPUAddr[47:17] & TSegMask[47:17] == TSegBase[47:17] & TSegMask[47:17].

For example, if TSeg spans 256 KB and starts at the 1-MB address. The Core::X86::Msr::SMMAddr[TSegBase[47:17]] would be set to 0010\_0000h and the Core::X86::Msr::SMMMask[TSegMask[47:17]] to FFFC\_0000h (with zeros filling in for bits[16:0]). This results in a TSeg range from 0010\_0000 to 0013\_FFFFh.

\_ccd[7:0]\_lthree0\_core[7:0]; MSRC001\_0112

| _cca[,.0 | [//oj_taneco_core[/.oj, workdoor_off2                                                  |  |
|----------|----------------------------------------------------------------------------------------|--|
| Bits     | Description                                                                            |  |
| 63:48    | Reserved.                                                                              |  |
| 47:17    | TSegBase[47:17]: TSeg address range base. Configurable. Reset: 0000_0000h. AccessType: |  |
|          | (Core::X86::Msr::HWCR[SmmLock])? Read-only: Read-write.                                |  |
| 16:0     | Reserved.                                                                              |  |

#### MSRC001\_0113 [SMM TSeg Mask] (Core::X86::Msr::SMMMask)

Configurable. Reset: 0000 0000 0000 0000h.

See 2.1.14.1 [System Management Mode (SMM)].

The ASeg address range is located at a fixed address from A0000h–BFFFFh. The TSeg range is located at a variable base (specified by Core::X86::Msr::SMMAddr[TSegBase[47:17]]) with a variable size (specified by

Core::X86::Msr::SMMMask[TSegMask[47:17]]). These ranges provide a safe location for SMM code and data that is not readily accessible by non-SMM applications. The SMI handler can be located in one of these two ranges, or it can be located outside these ranges. These ranges must never overlap each other.

This register specifies how accesses to the ASeg and TSeg address ranges are controlled as follows:

- If [A,T]Valid == 1, then:
  - If in SMM, then:
    - If [A, T]Close == 0, then the accesses are directed to DRAM with memory type as specified in [A, T]MTypeDram.
    - If [A, T]Close == 1, then instruction accesses are directed to DRAM with memory type as specified in [A, T]MTypeDram and data accesses are directed at MMIO space and with attributes based on [A, T]MTypeIoWc.
  - If not in SMM, then the accesses are directed at MMIO space with attributes based on [A,T]MTypeIoWc.
- See 2.1.7.3.1.1 [Determining Memory Type].

\_ccd[7:0]\_lthree0\_core[7:0]; MSRC001\_0113

| _cca[, 10 | _cccl[, to]_tanceo_core[, to]; thereout_ute |  |
|-----------|---------------------------------------------|--|
| Bits      | Description                                 |  |
| 63:48     | Reserved.                                   |  |

| 47:17 |               | sk[47:17]: TSeg address range mask. Configurable. Reset: 0000_0000h. See 6::Msr::SMMAddr. AccessType: (Core::X86::Msr::HWCR[SmmLock]) ? Read-only : Read-write.                                         |  |
|-------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 16:15 | Reserved.     |                                                                                                                                                                                                         |  |
|       |               | <b>Dram: TSeg address range memory type.</b> Configurable. Reset: 0h. Specifies the memory type for                                                                                                     |  |
| 1.11  |               | esses to the TSeg range that are directed to DRAM. AccessType:                                                                                                                                          |  |
|       |               | 6::Msr::HWCR[SmmLock]) ? Read-only : Read-write.                                                                                                                                                        |  |
|       | ValidValı     | ies:                                                                                                                                                                                                    |  |
|       | Value         | Description                                                                                                                                                                                             |  |
|       | 0h            | UC or uncacheable.                                                                                                                                                                                      |  |
|       | 1h            | WC or write combining.                                                                                                                                                                                  |  |
|       | 3h-2h         | Reserved.                                                                                                                                                                                               |  |
|       | 4h            | WT or write through.                                                                                                                                                                                    |  |
|       | 5h            | WP or write protect.                                                                                                                                                                                    |  |
|       | 6h            | WB or write back.                                                                                                                                                                                       |  |
|       | 7h            | Reserved.                                                                                                                                                                                               |  |
| 11    | Reserved.     |                                                                                                                                                                                                         |  |
| 10:8  |               | <b>Dram: ASeg Range Memory Type.</b> Configurable. Reset: 0h. Specifies the memory type for SMM                                                                                                         |  |
|       |               | o the ASeg range that are directed to DRAM. AccessType: (Core::X86::Msr::HWCR[SmmLock])?                                                                                                                |  |
|       |               | y : Read-write.                                                                                                                                                                                         |  |
|       | ValidValı     |                                                                                                                                                                                                         |  |
|       | Value         | Description                                                                                                                                                                                             |  |
|       | 0h            | UC or uncacheable.                                                                                                                                                                                      |  |
|       | 1h            | WC or write combining.                                                                                                                                                                                  |  |
|       | 3h-2h         | Reserved.                                                                                                                                                                                               |  |
|       | 4h            | WT or write through.                                                                                                                                                                                    |  |
|       | 5h            | WP or write protect.                                                                                                                                                                                    |  |
|       | 6h            | WB or write back.                                                                                                                                                                                       |  |
|       | 7h            | Reserved.                                                                                                                                                                                               |  |
|       | Reserved      |                                                                                                                                                                                                         |  |
| 5     |               | loWc: non-SMM TSeg address range memory type. Configurable. Reset: 0. 0=UC (uncacheable).                                                                                                               |  |
|       | (Core::X8     | rite combining). Specifies the attribute of TSeg accesses that are directed to MMIO space. AccessType: 36::Msr::HWCR[SmmLock])? Read-only: Read-write.                                                  |  |
| 4     | <b>AMType</b> | <b>IoWc</b> : <b>non-SMM ASeg address range memory type</b> . Configurable. Reset: 0. 0=UC (uncacheable).                                                                                               |  |
|       |               | rite combining). Specifies the attribute of ASeg accesses that are directed to MMIO space. AccessType:                                                                                                  |  |
| _     |               | 36::Msr::HWCR[SmmLock]) ? Read-only : Read-write.                                                                                                                                                       |  |
| 3     |               | end TSeg address range data accesses to MMIO. Configurable. Reset: 0. 1=When in SMM, direct                                                                                                             |  |
|       |               | sses in the TSeg address range to MMIO space. See AClose. AccessType:                                                                                                                                   |  |
| 2     |               | 36::Msr::HWCR[SmmLock]) ? Read-only : Read-write.                                                                                                                                                       |  |
| 2     |               | <b>send ASeg address range data accesses to MMIO</b> . Configurable. Reset: 0. 1=When in SMM, direct sees in the ASeg address range to MMIO space. [A,T]Close allows the SMI handler to access the MMIO |  |
|       |               | ated in the same address region as the [A,T]Seg. When the SMI handler is finished accessing the MMIO                                                                                                    |  |
|       | _             | nust clear the bit. Failure to do so before resuming from SMM causes the CPU to erroneously read the                                                                                                    |  |
|       | _             | from MMIO space. AccessType: (Core::X86::Msr::HWCR[SmmLock]) ? Read-only : Read-write.                                                                                                                  |  |
| 1     |               | nable TSeg SMM address range. Configurable. Reset: 0. 1=The TSeg address range SMM enabled.                                                                                                             |  |
|       |               | pe: (Core::X86::Msr::HWCR[SmmLock]) ? Read-only : Read-write.                                                                                                                                           |  |
| 0     |               | nable ASeg SMM address range. Configurable. Reset: 0. 1=The ASeg address range SMM enabled.                                                                                                             |  |
|       | AccessTy      | pe: (Core::X86::Msr::HWCR[SmmLock]) ? Read-only : Read-write.                                                                                                                                           |  |
|       |               |                                                                                                                                                                                                         |  |

MSRC001\_0114 [Virtual Machine Control] (Core::X86::Msr::VM\_CR)

Reset: 0000\_0000\_0000\_0000h.

| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSRC001_0114                                                                            |  |  |
|----------|----------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits     | Description                                                                                                                      |  |  |
| 63:5     | Reserved.                                                                                                                        |  |  |
| 4        | <b>SymeDisable</b> : <b>SVME disable</b> . Configurable. Reset: 0. 0=Core::X86::Msr::EFER[SVME] is Read-write.                   |  |  |
|          | 1=Core::X86::Msr::EFER[SVME] is Read-only,Error-on-write-1. See Lock for the access type of this field.                          |  |  |
|          | Attempting to set this field when (Core::X86::Msr::EFER[SVME] == 1) causes a #GP fault, regardless of the                        |  |  |
|          | state of Lock. See the docAPM2 section titled "Enabling SVM" for software use of this field.                                     |  |  |
| 3        | <b>Lock</b> : <b>SVM lock</b> . Read-only, Volatile. Reset: 0. 0=SvmeDisable is Read-write. 1=SvmeDisable is Read-only. See      |  |  |
|          | Core::X86::Msr::SvmLockKey[SvmLockKey] for the condition that causes hardware to clear this field.                               |  |  |
| 2        | Reserved.                                                                                                                        |  |  |
| 1        | <b>InterceptInit</b> : <b>intercept INIT</b> . Read-write, Volatile. Reset: 0. 0=INIT delivered normally. 1=INIT translated into |  |  |
|          | a SX interrupt. This bit controls how INIT is delivered in host mode. This bit is set by hardware when the SKINIT                |  |  |
|          | instruction is executed.                                                                                                         |  |  |
| 0        | Reserved.                                                                                                                        |  |  |

## MSRC001\_0115 [IGNNE] (Core::X86::Msr::IGNNE)

| Reset: 0000_0000_0000_0000h. |                                                                                                                                 |  |
|------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--|
| _ccd[7:0                     | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSRC001_0115                                                                           |  |
| Bits                         | Description                                                                                                                     |  |
| 63:1                         | Reserved.                                                                                                                       |  |
| 0                            | <b>IGNNE</b> : <b>current IGNNE state</b> . Read-write. Reset: 0. This bit controls the current state of the processor internal |  |
|                              | IGNNE signal.                                                                                                                   |  |

## MSRC001\_0116 [SMM Control] (Core::X86::Msr::SMM\_CTL)

Reset: 0000 0000 0000 0000h.

The bits in this register are processed in the order of: SmmEnter, SmiCycle, SmmDismiss, RsmCycle and SmmExit. However, only the following combination of bits may be set in a single write (all other combinations result in undefined behavior):

- · SmmEnter and SmiCycle.
- SmmEnter and SmmDismiss.
- SmmEnter, SmiCycle and SmmDismiss.
- SmmExit and RsmCycle.

Software is responsible for ensuring that SmmEnter and SmmExit operations are properly matched and are not nested.

| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSRC001_0116                                                |  |
|----------|------------------------------------------------------------------------------------------------------|--|
| Bits     | Description                                                                                          |  |
| 63:5     | Reserved.                                                                                            |  |
| 4        | RsmCycle: send RSM special cycle. Reset: 0. 1=Send a RSM special cycle.                              |  |
|          | AccessType: Core::X86::Msr::HWCR[SmmLock]? Error-on-read,Error-on-write: Write-only,Error-on-read.   |  |
| 3        | SmmExit: exit SMM. Reset: 0. 1=Exit SMM.                                                             |  |
|          | AccessType: Core::X86::Msr::HWCR[SmmLock]? Error-on-read, Error-on-write: Write-only, Error-on-read. |  |
| 2        | SmiCycle: send SMI special cycle. Reset: 0. 1=Send a SMI special cycle.                              |  |
|          | AccessType: Core::X86::Msr::HWCR[SmmLock]? Error-on-read, Error-on-write: Write-only, Error-on-read. |  |
| 1        | SmmEnter: enter SMM. Reset: 0. 1=Enter SMM.                                                          |  |
|          | AccessType: Core::X86::Msr::HWCR[SmmLock]? Error-on-read, Error-on-write: Write-only, Error-on-read. |  |
| 0        | SmmDismiss: clear SMI. Reset: 0. 1=Clear the SMI pending flag.                                       |  |
|          | AccessType: Core::X86::Msr::HWCR[SmmLock]? Error-on-read, Error-on-write: Write-only, Error-on-read. |  |

## MSRC001\_0117 [Virtual Machine Host Save Physical Address] (Core::X86::Msr::VM\_HSAVE\_PA)

| Reset:   | Reset: 0000_0000_0000_0000h.                  |  |
|----------|-----------------------------------------------|--|
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; MSRC001_0117 |  |
| Bits     | Description                                   |  |
| 63:48    | Reserved.                                     |  |

| 47:12 | <b>VM_HSAVE_PA</b> : <b>physical address of host save area</b> . Read-write. Reset: 0_0000_0000h. This register contains |  |  |
|-------|--------------------------------------------------------------------------------------------------------------------------|--|--|
|       | the physical address of a 4-KB region where VMRUN saves host state and where vm-exit restores host state from.           |  |  |
|       | Writing this register causes a #GP if (FFFF_FFFF_Fh >= VM_HSAVE_PA >= FFFD_0000_0h) or if either the                     |  |  |
|       | TSEG or ASEG regions overlap with the range defined by this register.                                                    |  |  |
| 11:0  | Reserved.                                                                                                                |  |  |

#### MSRC001\_0118 [SVM Lock Key] (Core::X86::Msr::SvmLockKey)

| Read-write. Reset: Fixed,0000_0000_0000h.             |                                                                                                                      |  |
|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--|
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSRC001_0118 |                                                                                                                      |  |
| Bits                                                  | Bits Description                                                                                                     |  |
| 63:0                                                  | 3:0 <b>SymLockKey</b> : <b>SVM lock key</b> . Read-write. Reset: Fixed,0000_0000_0000h. Writes to this register when |  |
|                                                       | (Core::X86::Msr::VM_CR[Lock] == 0) modify SvmLockKey. If ((Core::X86::Msr::VM_CR[Lock] == 1) &&                      |  |
|                                                       | (SvmLockKey!=0) && (The write value == The value stored in SvmLockKey)) for a write to this register then            |  |
|                                                       | hardware updates Core::X86::Msr::VM_CR[Lock] = 0.                                                                    |  |

#### MSRC001\_011A [Local SMI Status] (Core::X86::Msr::LocalSmiStatus)

Read-write. Reset: 0000\_0000\_0000\_0000h.

This register returns the same information that is returned in Core::X86::Smm::LocalSmiStatus portion of the SMM save state. The information in this register is only updated when Core::X86::Msr::SMM\_CTL[SmmDismiss] is set by software.

\_ccd[7:0]\_lthree0\_core[7:0]\_thread[1:0]; MSRC001\_011A

| Bits Description |       |                                                                                    |
|------------------|-------|------------------------------------------------------------------------------------|
|                  | 53:32 | Reserved.                                                                          |
|                  | 31:0  | LocalSmiStatus. Read-write. Reset: 0000_0000h. See Core::X86::Smm::LocalSmiStatus. |

## MSRC001\_011B [AVIC Doorbell] (Core::X86::Msr::AvicDoorbell)

|          | = : ; ,                                                                                                 |  |  |
|----------|---------------------------------------------------------------------------------------------------------|--|--|
| Write-   | Write-only,Error-on-read. Reset: 0000_0000_0000_0000h.                                                  |  |  |
| The A    | The ApicId is a physical APIC ID; not valid for logical APIC ID.                                        |  |  |
| Enable   | Enable: (Core::X86::Cpuid::SvmRevFeatIdEdx[AVIC] == 1).                                                 |  |  |
| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSRC001_011B                                                   |  |  |
| Bits     | Description                                                                                             |  |  |
| 63:32    | Reserved.                                                                                               |  |  |
| 31:0     | ApicId: APIC ID [31:0]. Write-only, Error-on-read. Reset: 0000_0000h. The value written must be a valid |  |  |
|          | physical APID ID                                                                                        |  |  |

## MSRC001\_011E [VM Page Flush] (Core::X86::Msr::VMPAGE\_FLUSH)

Write-only,Error-on-read.

Writes to this MSR causes 4 KBs of encrypted, guest-tagged data to be flushed from caches if present. This MSR is Write-only, and can only be written from ASID == 0 code and only if Core::X86::Msr::SYS\_CFG[SMEE] == 1.

| _ccd[7:0]_lthrea0_core[7:0]_thread[1:0]; MSRC001_011E                                                                   |                                                                                                      |  |  |
|-------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|--|--|
| Bits                                                                                                                    | Description                                                                                          |  |  |
| 63:12                                                                                                                   | GuestPhysicalAddr. Write-only,Error-on-read. Reset: X_XXXX_XXXX_XXXXh. Guest physical address of     |  |  |
|                                                                                                                         | page to flush.                                                                                       |  |  |
| 11:0 <b>ASID</b> . Write-only, Error-on-read. Reset: XXXh. ASID to use for flush. This value must be within the legal A |                                                                                                      |  |  |
|                                                                                                                         | range indicated by CPUID_Fn8000001F_ECX (Core::X86::Cpuid::SecureEncryptionEcx), and cannot be zero. |  |  |

## MSRC001\_0130 [Guest Host Communication Block] (Core::X86::Msr::GHCB)

| Read                               | Read-write. Reset: 0000_0000_0000_0000h.                                                 |  |  |  |
|------------------------------------|------------------------------------------------------------------------------------------|--|--|--|
| Treat Witter resett 0000_0000_0000 |                                                                                          |  |  |  |
| If Co                              | If Core::X86::Msr::GHCB is accessed in hypervisor mode, #GP is generated.                |  |  |  |
| _ccd[7                             | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSRC001_0130                                    |  |  |  |
| Bits                               | Bits Description                                                                         |  |  |  |
| 63:0                               | <b>GHCBPA</b> . Read-write. Reset: 0000_0000_0000_0000h. Guest physical address of GHCB. |  |  |  |

| MSR      | MSRC001_0131 [SEV Status] (Core::X86::Msr::SEV_Status)                                                                     |  |  |  |  |
|----------|----------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Read,I   | Read,Error-on-write. Reset: 0000_0000_0000_0000h.                                                                          |  |  |  |  |
| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSRC001_0131                                                                      |  |  |  |  |
| Bits     | Bits Description                                                                                                           |  |  |  |  |
| 63:10    | Reserved.                                                                                                                  |  |  |  |  |
| 9        | <b>SNPBTBIsolation</b> . Read,Error-on-write. Reset: 0. 1=BTB predictor isolation is enabled for this guest.               |  |  |  |  |
| 8        | Reserved.                                                                                                                  |  |  |  |  |
| 7        | <b>DebugSwapSupport</b> . Read,Error-on-write. Reset: 0. 1=Extra debug registers are swapped for this guest.               |  |  |  |  |
| 6        | <b>AlternateInjection</b> . Read,Error-on-write. Reset: 0. 1=Alternate Injection feature is enabled for this guest         |  |  |  |  |
|          | (encrypted VMSA fields used to provide injection information).                                                             |  |  |  |  |
| 5        | <b>RestrictInjection</b> . Read,Error-on-write. Reset: 0. 1=Restrict Injection feature is enabled for this guest (only #HV |  |  |  |  |
|          | can be injected).                                                                                                          |  |  |  |  |
| 4        | <b>ReflectVC</b> . Read,Error-on-write. Reset: 0. 1=#VC exceptions are turned into an AE VMEXIT for this guest.            |  |  |  |  |
| 3        | <b>VirtualTOM</b> . Read,Error-on-write. Reset: 0. 1=Virtual TOM feature is enabled for this guest.                        |  |  |  |  |
| 2        | <b>SNPActive</b> . Read,Error-on-write. Reset: 0. 1=Secure Nested Paging is active for this guest.                         |  |  |  |  |
| 1        | <b>SevEsEnabled</b> . Read,Error-on-write. Reset: 0. 1=The guest was launched with the Sev-ES feature enabled in           |  |  |  |  |
|          | VMCB offset 90h.                                                                                                           |  |  |  |  |
| 0        | <b>SevEnabled</b> . Read,Error-on-write. Reset: 0. 1=The guest was launched with SEV feature enabled in VMCB               |  |  |  |  |
|          | offset 90h.                                                                                                                |  |  |  |  |

## MSRC001\_0132 [RMP Base] (Core::X86::Msr::LS\_RMP\_BASE)

| 1110111                                      | Mortevol_vib=[rum buse] (coremisonment=brish)                                                 |  |  |
|----------------------------------------------|-----------------------------------------------------------------------------------------------|--|--|
| Secure Nested Paging Reverse Map Table Base. |                                                                                               |  |  |
| _ccd[7:0                                     | _ccd[7:0]_lthree0_core[7:0]; MSRC001_0132                                                     |  |  |
| Bits                                         | Description                                                                                   |  |  |
| 63:52                                        | Reserved.                                                                                     |  |  |
| 51:13                                        | RMP_BASE. Reset: 00_0000_0000h. Secure Nested Paging Reverse Map Table Base.                  |  |  |
|                                              | AccessType: Core::X86::Msr::SYS_CFG[SecureNestedPagingEn] ? Read,Error-on-write : Read-write. |  |  |
| 12:0                                         | Reserved.                                                                                     |  |  |

## MSRC001\_0133 [RMP End] (Core::X86::Msr::LS\_RMP\_END)

| Secure Nested Paging Reverse Map Table Limit.                                              |                                                                                               |  |  |
|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|--|--|
| _ccd[7:0                                                                                   | _ccd[7:0]_lthree0_core[7:0]; MSRC001_0133                                                     |  |  |
| Bits                                                                                       | s Description                                                                                 |  |  |
| 63:52                                                                                      | 52 Reserved.                                                                                  |  |  |
| 51:13 <b>RMP_END</b> . Reset: 00_0000_0000h. Secure Nested Paging Reverse Map Table Limit. |                                                                                               |  |  |
|                                                                                            | AccessType: Core::X86::Msr::SYS_CFG[SecureNestedPagingEn] ? Read,Error-on-write : Read-write. |  |  |
| 12:0                                                                                       | :0 Reserved.                                                                                  |  |  |

## MSRC001\_0140 [OS Visible Work-around Length] (Core::X86::Msr::OSVW\_ID\_Length)

| Read-write. Reset: 0000_0000_00000_0000h. |                                                                                                                             |  |  |
|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--|--|
| _ccd[7:0                                  | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSRC001_0140                                                                       |  |  |
| Bits                                      | its Description                                                                                                             |  |  |
| 63:16 Reserved.                           |                                                                                                                             |  |  |
| 15:0                                      | :0 <b>OSVWIdLength</b> : <b>OS visible work-around ID length</b> . Read-write. Reset: 0000h. See the Revision Guide for the |  |  |
|                                           | definition of this field; see 1.2 [Reference Documents].                                                                    |  |  |

## MSRC001\_0141 [OS Visible Work-around Status] (Core::X86::Msr::OSVW\_Status)

| Read-write. Reset: 0000_0000_0000_0000h. |                                                                                                           |  |  |
|------------------------------------------|-----------------------------------------------------------------------------------------------------------|--|--|
| _ccd[7:0                                 | _ccd[7:0]_threa0_core[7:0]_thread[1:0]; MSRC001_0141                                                      |  |  |
| Bits                                     | Bits Description                                                                                          |  |  |
| 63:0                                     | 63:0 OsvwStatusBits: OS visible work-around status bits. Read-write. Reset: 0000_0000_0000_0000h. See the |  |  |

Revision Guide for the definition of this field; see 1.2 [Reference Documents].

| MSRC                                                                                                      | MSRC001_0200 [Performance Event Select 0] (Core::X86::Msr::PERF_CTL0)                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                    |  |  |
|-----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Read-v                                                                                                    | Read-write. Reset: 0000_0000_0000_0000h.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                    |  |  |
| See 2.1.17 [Performance Monitor Counters]. Core::X86::Msr::PERF_LEGACY_CTL0 is an alias of this register. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                    |  |  |
|                                                                                                           | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSRC001_0200                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                    |  |  |
| -                                                                                                         | Bits Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                    |  |  |
|                                                                                                           | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                    |  |  |
| 41:40                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | HostGuestOnly: count only host/guest events. Read-write. Reset: 0h.                                                                                                                                                                                                                                                                |  |  |
|                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | /alidValues:                                                                                                                                                                                                                                                                                                                       |  |  |
|                                                                                                           | Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Description                                                                                                                                                                                                                                                                                                                        |  |  |
|                                                                                                           | 0h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Count all events, irrespective of guest/host.                                                                                                                                                                                                                                                                                      |  |  |
|                                                                                                           | 1h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Count guest events if [SVME] == 1.                                                                                                                                                                                                                                                                                                 |  |  |
|                                                                                                           | 2h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Count host events if [SVME] == 1.                                                                                                                                                                                                                                                                                                  |  |  |
|                                                                                                           | 3h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Count all guest and host events if [SVME] == 1.                                                                                                                                                                                                                                                                                    |  |  |
|                                                                                                           | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                    |  |  |
| $\longrightarrow$                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ect[11:8]. Read-write. Reset: 0h. Performance event select[11:8].                                                                                                                                                                                                                                                                  |  |  |
| 31:24                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | :: <b>counter mask</b> . Read-write. Reset: 00h. Controls the number of events counted per clock cycle.                                                                                                                                                                                                                            |  |  |
|                                                                                                           | ValidValu                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                    |  |  |
|                                                                                                           | Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Description                                                                                                                                                                                                                                                                                                                        |  |  |
|                                                                                                           | 00h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | The corresponding PERF_CTR[5:0] register increments by the number of events occurring in a clock cycle. See 2.1.17.3 [Large Increment per Cycle Events] for events that can increment greater than 15 per cycle.                                                                                                                   |  |  |
|                                                                                                           | 7Fh-01h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | When Inv == 0, the corresponding PERF_CTR[5:0] register increments by 1, if the number of events occurring in a clock cycle is greater than or equal to the CntMask value. When Inv == 1, the corresponding PERF_CTR[5:0] register increments by 1, if the number of events occurring in a clock cycle is less than CntMask value. |  |  |
|                                                                                                           | FFh-<br>80h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Reserved.                                                                                                                                                                                                                                                                                                                          |  |  |
| 23                                                                                                        | Inv: inve                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | rt counter mask. Read-write. Reset: 0. See CntMask.                                                                                                                                                                                                                                                                                |  |  |
| 22                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | <b>le performance counter</b> . Read-write. Reset: 0. 1=Performance event counter is enabled.                                                                                                                                                                                                                                      |  |  |
| 21                                                                                                        | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | -                                                                                                                                                                                                                                                                                                                                  |  |  |
| 20                                                                                                        | Int: enab                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | <b>le APIC interrupt</b> . Read-write. Reset: 0. 1=APIC performance counter LVT interrupt is enabled to interrupt via Core::X86::Apic::PerformanceCounterLvtEntry when the performance counter                                                                                                                                     |  |  |
| 19                                                                                                        | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                    |  |  |
| 18                                                                                                        | <b>Edge</b> : <b>edge detect</b> . Read-write. Reset: 0. 0=Level detect. 1=Zero-to-one Edge detect. The edge count mode increments the counter when a transition happens on the monitored event. If the event selected is changed without disabling the counter, an extra edge is falsely detected when the first event is a static 0 and the second event is a static one. To avoid this false edge detection, disable the counter when changing the event and then enable the counter with a second MSR write. |                                                                                                                                                                                                                                                                                                                                    |  |  |
| 17:16                                                                                                     | OsUserMode: OS and user mode. Read-write. Reset: 0h.                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                    |  |  |
|                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ValidValues:                                                                                                                                                                                                                                                                                                                       |  |  |
|                                                                                                           | Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Description                                                                                                                                                                                                                                                                                                                        |  |  |
|                                                                                                           | 0h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Count no events.                                                                                                                                                                                                                                                                                                                   |  |  |
|                                                                                                           | 1h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Count user events (CPL>0).                                                                                                                                                                                                                                                                                                         |  |  |
|                                                                                                           | 2h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Count OS events (CPL=0).                                                                                                                                                                                                                                                                                                           |  |  |
|                                                                                                           | 3h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Count all events, irrespective of the CPL.                                                                                                                                                                                                                                                                                         |  |  |
| 15:8                                                                                                      | UnitMasl                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | k: event qualification. Read-write. Reset: 00h. Each UnitMask bit further specifies or qualifies the                                                                                                                                                                                                                               |  |  |

event specified by EventSelect. All events selected by UnitMask are simultaneously monitored. Unless otherwise

80h

| stated, the UnitMask values shown may be combined (logically ORed) to select any desired combination of the        |
|--------------------------------------------------------------------------------------------------------------------|
| sub-events for a given event. In some cases, certain combinations can result in misleading counts, or the          |
| UnitMask value is an ordinal rather than a bit mask. These situations are described where applicable, or should be |
| obvious from the event descriptions. For events where no UnitMask table is shown, the UnitMask is Unused.          |
|                                                                                                                    |

EventSelect[7:0]: event select. Read-write. Reset: 00h. EventSelect[11:0] = {EventSelect[11:8], EventSelect[7:0]}. EventSelect specifies the event or event duration in a processor unit to be counted by the corresponding PERF\_CTR[5:0] register. The events are specified in 2.1.17.4 [Core Performance Monitor Counters]. Some events are Reserved; when a Reserved event is selected, the results are undefined.

#### MSRC001\_020[1...B] [Performance Event Counter [5:0]] (Core::X86::Msr::PERF\_CTR)

47:0 **CTR**. Read-write, Volatile. Reset: 0000 0000 0000h. Performance counter value.

Note: When counting events that capable of counting greater than 15 events per cycle (MergeEvent) the even and the corresponding odd PERF\_CTR must be paired to appear as a single 64-bit counter. See 2.1.17.3 [Large Increment per Cycle Events].

See Core::X86::Msr::PERF\_CTL0..5. Core::X86::Msr::PERF\_LEGACY\_CTR is an alias of MSRC001\_020[7,5,3,1]. Also can be Read via x86 instructions RDPMC ECX = [05:00].

| This can be field via not instructions fibiting Bert [65.00]. |
|---------------------------------------------------------------|
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n0; MSRC001_0201      |
| _ccd[7:0]_three0_core[7:0]_thread[1:0]_n1; MSRC001_0203       |
| _ccd[7:0]_lthrea0_core[7:0]_thread[1:0]_n2; MSRC001_0205      |
| _ccd[7:0]_lthrea0_core[7:0]_thread[1:0]_n3; MSRC001_0207      |
| _ccd[7:0]_lthrea0_core[7:0]_thread[1:0]_n4; MSRC001_0209      |
| _ccd[7:0]_threa0_core[7:0]_thread[1:0]_n5; MSRC001_020B       |
| Bits Description                                              |
| 63:48 Reserved.                                               |

| MSRC     | MSRC001_0202 [Performance Event Select 1] (Core::X86::Msr::PERF_CTL1)                                     |                                                                                                        |  |
|----------|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--|
| Read-v   | Read-write. Reset: 0000_0000_0000_0000h.                                                                  |                                                                                                        |  |
|          | See 2.1.17 [Performance Monitor Counters]. Core::X86::Msr::PERF_LEGACY_CTL1 is an alias of this register. |                                                                                                        |  |
|          |                                                                                                           | [7:0]_thread[1:0]; MSRC001_0202                                                                        |  |
| $\vdash$ | Descripti                                                                                                 |                                                                                                        |  |
| 63:42    | Reserved.                                                                                                 |                                                                                                        |  |
| 41:40    | HostGues                                                                                                  | stOnly: count only host/guest events. Read-write. Reset: 0h.                                           |  |
|          | ValidValu                                                                                                 | nes:                                                                                                   |  |
|          | Value                                                                                                     | Description                                                                                            |  |
|          | 0h                                                                                                        | Count all events, irrespective of guest/host.                                                          |  |
|          | 1h                                                                                                        | Count guest events if [SVME] == 1.                                                                     |  |
|          | 2h                                                                                                        | Count host events if [SVME] == 1.                                                                      |  |
|          | 3h                                                                                                        | Count all guest and host events if [SVME] == 1.                                                        |  |
| 39:36    | Reserved.                                                                                                 |                                                                                                        |  |
| 35:32    | 2 EventSelect[11:8]. Read-write. Reset: 0h. Performance event select[11:8].                               |                                                                                                        |  |
|          |                                                                                                           | : <b>counter mask</b> . Read-write. Reset: 00h. Controls the number of events counted per clock cycle. |  |
|          | ValidValu                                                                                                 | ies:                                                                                                   |  |
|          | Value                                                                                                     | Description                                                                                            |  |
|          | 00h                                                                                                       | The corresponding PERF_CTR[5:0] register increments by the number of events occurring in a clock       |  |
|          |                                                                                                           | cycle. See 2.1.17.3 [Large Increment per Cycle Events] for events that can increment greater than 15   |  |
|          |                                                                                                           | per cycle.                                                                                             |  |
|          | 7Fh-01h                                                                                                   | When Inv == 0, the corresponding PERF_CTR[5:0] register increments by 1, if the number of events       |  |
|          |                                                                                                           | occurring in a clock cycle is greater than or equal to the CntMask value. When Inv == 1, the           |  |
|          |                                                                                                           | corresponding PERF_CTR[5:0] register increments by 1, if the number of events occurring in a clock     |  |
|          |                                                                                                           | cycle is less than CntMask value.                                                                      |  |
|          | FFh-                                                                                                      | Reserved.                                                                                              |  |

| 23                                                                                         | Inv: invert counter mask. Read-write. Reset: 0. See CntMask.                                                  |                                                                                                                                                                                                                       |  |
|--------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 22                                                                                         | <b>En</b> : <b>enable performance counter</b> . Read-write. Reset: 0. 1=Performance event counter is enabled. |                                                                                                                                                                                                                       |  |
| 21                                                                                         | Reserved.                                                                                                     |                                                                                                                                                                                                                       |  |
| 20                                                                                         |                                                                                                               | <b>le APIC interrupt</b> . Read-write. Reset: 0. 1=APIC performance counter LVT interrupt is enabled to                                                                                                               |  |
|                                                                                            | _                                                                                                             | an interrupt via Core::X86::Apic::PerformanceCounterLvtEntry when the performance counter                                                                                                                             |  |
| 10                                                                                         | overflows                                                                                                     | ··                                                                                                                                                                                                                    |  |
| 19                                                                                         | Reserved                                                                                                      |                                                                                                                                                                                                                       |  |
| 18                                                                                         |                                                                                                               | <b>ge detect</b> . Read-write. Reset: 0. 0=Level detect. 1=Zero-to-one Edge detect. The edge count mode                                                                                                               |  |
|                                                                                            |                                                                                                               | ts the counter when a transition happens on the monitored event. If the event selected is changed without the counter, an extra edge is falsely detected when the first event is a static 0 and the second event is a |  |
|                                                                                            |                                                                                                               | To avoid this false edge detection, disable the counter when changing the event and then enable the                                                                                                                   |  |
|                                                                                            |                                                                                                               | rith a second MSR write.                                                                                                                                                                                              |  |
| 17:16                                                                                      |                                                                                                               | Iode: OS and user mode. Read-write. Reset: 0h.                                                                                                                                                                        |  |
|                                                                                            | ValidValı                                                                                                     |                                                                                                                                                                                                                       |  |
|                                                                                            | Value                                                                                                         | Description                                                                                                                                                                                                           |  |
|                                                                                            | 0h                                                                                                            | Count no events.                                                                                                                                                                                                      |  |
|                                                                                            | 1h                                                                                                            | Count user events (CPL>0).                                                                                                                                                                                            |  |
|                                                                                            | 2h                                                                                                            | Count OS events (CPL=0).                                                                                                                                                                                              |  |
|                                                                                            | 3h                                                                                                            | Count all events, irrespective of the CPL.                                                                                                                                                                            |  |
| 15:8                                                                                       |                                                                                                               | k: event qualification. Read-write. Reset: 00h. Each UnitMask bit further specifies or qualifies the                                                                                                                  |  |
|                                                                                            |                                                                                                               | cified by EventSelect. All events selected by UnitMask are simultaneously monitored. Unless otherwise                                                                                                                 |  |
|                                                                                            |                                                                                                               | e UnitMask values shown may be combined (logically ORed) to select any desired combination of the                                                                                                                     |  |
| sub-events for a given event. In some cases, certain combinations can result in misleading |                                                                                                               |                                                                                                                                                                                                                       |  |
|                                                                                            |                                                                                                               | a value is an ordinal rather than a bit mask. These situations are described where applicable, or should be                                                                                                           |  |
|                                                                                            |                                                                                                               | rom the event descriptions. For events where no UnitMask table is shown, the UnitMask is Unused.                                                                                                                      |  |
| 7:0                                                                                        |                                                                                                               | ect[7:0]: event select. Read-write. Reset: 00h. EventSelect[11:0] = {EventSelect[11:8],                                                                                                                               |  |
|                                                                                            |                                                                                                               | ect[7:0]}. EventSelect specifies the event or event duration in a processor unit to be counted by the                                                                                                                 |  |
|                                                                                            |                                                                                                               | ding PERF_CTR[5:0] register. The events are specified in 2.1.17.4 [Core Performance Monitor                                                                                                                           |  |
|                                                                                            | Counters                                                                                                      | . Some events are Reserved; when a Reserved event is selected, the results are undefined.                                                                                                                             |  |

| MSRC     | MSRC001_0204 [Performance Event Select 2] (Core::X86::Msr::PERF_CTL2)                                 |                                                                                                      |  |  |
|----------|-------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|--|--|
| Read-v   | Read-write. Reset: 0000_0000_0000_0000h.                                                              |                                                                                                      |  |  |
| See 2.   | 1.17 [Perfo                                                                                           | ormance Monitor Counters]. Core::X86::Msr::PERF_LEGACY_CTL2 is an alias of this register.            |  |  |
| _ccd[7:0 | ]_lthree0_core                                                                                        | [7:0]_thread[1:0]; MSRC001_0204                                                                      |  |  |
| Bits     | Descripti                                                                                             | on                                                                                                   |  |  |
| 63:42    | Reserved.                                                                                             |                                                                                                      |  |  |
| 41:40    | HostGue                                                                                               | stOnly: count only host/guest events. Read-write. Reset: 0h.                                         |  |  |
|          | ValidValu                                                                                             | ues:                                                                                                 |  |  |
|          | Value                                                                                                 | Description                                                                                          |  |  |
|          | 0h                                                                                                    | Count all events, irrespective of guest/host.                                                        |  |  |
|          | 1h                                                                                                    | Count guest events if [SVME] == 1.                                                                   |  |  |
|          | 2h                                                                                                    | Count host events if [SVME] == 1.                                                                    |  |  |
|          | 3h                                                                                                    | Count all guest and host events if [SVME] == 1.                                                      |  |  |
| 39:36    | Reserved.                                                                                             |                                                                                                      |  |  |
| 35:32    | <b>EventSelect[11:8]</b> . Read-write. Reset: 0h. Performance event select[11:8].                     |                                                                                                      |  |  |
| 31:24    | CntMask: counter mask. Read-write. Reset: 00h. Controls the number of events counted per clock cycle. |                                                                                                      |  |  |
|          | ValidValues:                                                                                          |                                                                                                      |  |  |
|          | Value Description                                                                                     |                                                                                                      |  |  |
|          | 00h                                                                                                   | The corresponding PERF_CTR[5:0] register increments by the number of events occurring in a clock     |  |  |
|          |                                                                                                       | cycle. See 2.1.17.3 [Large Increment per Cycle Events] for events that can increment greater than 15 |  |  |

| Г     |                                                                                                                | 1                                                                                                                                                                                                 |  |
|-------|----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|       |                                                                                                                | per cycle.                                                                                                                                                                                        |  |
|       | 7Fh-01h                                                                                                        |                                                                                                                                                                                                   |  |
|       |                                                                                                                | occurring in a clock cycle is greater than or equal to the CntMask value. When Inv == 1, the                                                                                                      |  |
|       |                                                                                                                | corresponding PERF_CTR[5:0] register increments by 1, if the number of events occurring in a clock                                                                                                |  |
|       |                                                                                                                | cycle is less than CntMask value.                                                                                                                                                                 |  |
|       | FFh-                                                                                                           | Reserved.                                                                                                                                                                                         |  |
|       | 80h                                                                                                            |                                                                                                                                                                                                   |  |
| 23    | Inv: inve                                                                                                      | rt counter mask. Read-write. Reset: 0. See CntMask.                                                                                                                                               |  |
| 22 ]  | En: enabl                                                                                                      | le performance counter. Read-write. Reset: 0. 1=Performance event counter is enabled.                                                                                                             |  |
| 21    | Reserved.                                                                                                      |                                                                                                                                                                                                   |  |
| 20    | Int: enab                                                                                                      | <b>le APIC interrupt</b> . Read-write. Reset: 0. 1=APIC performance counter LVT interrupt is enabled to                                                                                           |  |
|       |                                                                                                                | in interrupt via Core::X86::Apic::PerformanceCounterLvtEntry when the performance counter                                                                                                         |  |
|       | overflows                                                                                                      | •                                                                                                                                                                                                 |  |
| 19    | Reserved.                                                                                                      |                                                                                                                                                                                                   |  |
|       |                                                                                                                | ge detect. Read-write. Reset: 0. 0=Level detect. 1=Zero-to-one Edge detect. The edge count mode                                                                                                   |  |
|       |                                                                                                                | s the counter when a transition happens on the monitored event. If the event selected is changed without                                                                                          |  |
|       |                                                                                                                | the counter, an extra edge is falsely detected when the first event is a static 0 and the second event is a                                                                                       |  |
|       |                                                                                                                | To avoid this false edge detection, disable the counter when changing the event and then enable the                                                                                               |  |
|       |                                                                                                                | ith a second MSR write.                                                                                                                                                                           |  |
| 17:16 | 7:16 OsUserMode: OS and user mode. Read-write. Reset: 0h.                                                      |                                                                                                                                                                                                   |  |
|       | ValidValues:                                                                                                   |                                                                                                                                                                                                   |  |
|       | Value                                                                                                          | Description                                                                                                                                                                                       |  |
|       | 0h                                                                                                             | Count no events.                                                                                                                                                                                  |  |
|       | 1h                                                                                                             | Count user events (CPL>0).                                                                                                                                                                        |  |
|       | 2h                                                                                                             | Count OS events (CPL=0).                                                                                                                                                                          |  |
|       | 3h                                                                                                             | Count all events, irrespective of the CPL.                                                                                                                                                        |  |
| 15:8  | UnitMasl                                                                                                       | k: <b>event qualification</b> . Read-write. Reset: 00h. Each UnitMask bit further specifies or qualifies the                                                                                      |  |
|       | event specified by EventSelect. All events selected by UnitMask are simultaneously monitored. Unless otherwise |                                                                                                                                                                                                   |  |
|       | stated, the UnitMask values shown may be combined (logically ORed) to select any desired combination of t      |                                                                                                                                                                                                   |  |
|       | sub-event                                                                                                      | s for a given event. In some cases, certain combinations can result in misleading counts, or the                                                                                                  |  |
|       |                                                                                                                | value is an ordinal rather than a bit mask. These situations are described where applicable, or should be                                                                                         |  |
|       | obvious fr                                                                                                     | rom the event descriptions. For events where no UnitMask table is shown, the UnitMask is Unused.                                                                                                  |  |
| 7:0   | EventSele                                                                                                      | ect[7:0]: event select. Read-write. Reset: 00h. EventSelect[11:0] = {EventSelect[11:8],                                                                                                           |  |
|       |                                                                                                                |                                                                                                                                                                                                   |  |
|       |                                                                                                                | ect[7:0]}. EventSelect specifies the event or event duration in a processor unit to be counted by the                                                                                             |  |
|       | EventSele                                                                                                      | ect[7:0]}. EventSelect specifies the event or event duration in a processor unit to be counted by the ding PERF_CTR[5:0] register. The events are specified in 2.1.17.4 [Core Performance Monitor |  |

## MSRC001\_0206 [Performance Event Select 3] (Core::X86::Msr::PERF\_CTL3)

| Read-v    | Read-write. Reset: 0000_0000_0000_0000h. |                                                                                           |  |  |
|-----------|------------------------------------------|-------------------------------------------------------------------------------------------|--|--|
| See 2.1   | 1.17 [Perfo                              | ormance Monitor Counters]. Core::X86::Msr::PERF_LEGACY_CTL3 is an alias of this register. |  |  |
| _ccd[7:0] | ]_lthree0_core                           | [7:0]_thread[1:0]; MSRC001_0206                                                           |  |  |
| Bits      | Bits Description                         |                                                                                           |  |  |
| 63:42     | Reserved.                                |                                                                                           |  |  |
| 41:40     | HostGue                                  | stOnly: count only host/guest events. Read-write. Reset: 0h.                              |  |  |
|           | ValidValues:                             |                                                                                           |  |  |
|           | Value Description                        |                                                                                           |  |  |
|           | 0h                                       | Count all events, irrespective of guest/host.                                             |  |  |
|           | 1h Count guest events if [SVME] == 1.    |                                                                                           |  |  |
|           | 2h Count host events if [SVME] == 1.     |                                                                                           |  |  |
|           | 3h                                       | Count all guest and host events if [SVME] == 1.                                           |  |  |

| 39:36 | 6 Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                    |  |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|       | EventSelect[11:8]. Read-write. Reset: 0h. Performance event select[11:8].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                    |  |
|       | <b>CntMask: counter mask</b> . Read-write. Reset: 00h. Controls the number of events counted per clock cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                    |  |
|       | ValidValu                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ies:                                                                                                                                                                                                                                                                                                                               |  |
|       | Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Description                                                                                                                                                                                                                                                                                                                        |  |
|       | 00h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | The corresponding PERF_CTR[5:0] register increments by the number of events occurring in a clock cycle. See 2.1.17.3 [Large Increment per Cycle Events] for events that can increment greater than 15 per cycle.                                                                                                                   |  |
|       | 7Fh-01h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | When Inv == 0, the corresponding PERF_CTR[5:0] register increments by 1, if the number of events occurring in a clock cycle is greater than or equal to the CntMask value. When Inv == 1, the corresponding PERF_CTR[5:0] register increments by 1, if the number of events occurring in a clock cycle is less than CntMask value. |  |
|       | FFh-<br>80h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Reserved.                                                                                                                                                                                                                                                                                                                          |  |
| 23    | Inv: inve                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | rt counter mask. Read-write. Reset: 0. See CntMask.                                                                                                                                                                                                                                                                                |  |
| 22    | En: enab                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | <b>le performance counter</b> . Read-write. Reset: 0. 1=Performance event counter is enabled.                                                                                                                                                                                                                                      |  |
| 21    | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                    |  |
| 20    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | <b>le APIC interrupt</b> . Read-write. Reset: 0. 1=APIC performance counter LVT interrupt is enabled to                                                                                                                                                                                                                            |  |
|       | overflows                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | n interrupt via Core::X86::Apic::PerformanceCounterLvtEntry when the performance counter .                                                                                                                                                                                                                                         |  |
| 19    | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                    |  |
| 18    | Edge: edge detect. Read-write. Reset: 0. 0=Level detect. 1=Zero-to-one Edge detect. The edge count mode increments the counter when a transition happens on the monitored event. If the event selected is changed withou disabling the counter, an extra edge is falsely detected when the first event is a static 0 and the second event is a static one. To avoid this false edge detection, disable the counter when changing the event and then enable the counter with a second MSR write.                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                    |  |
| 17:16 | OsUserM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Iode: OS and user mode. Read-write. Reset: 0h.                                                                                                                                                                                                                                                                                     |  |
|       | ValidValu                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | nes:                                                                                                                                                                                                                                                                                                                               |  |
|       | Value                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Description                                                                                                                                                                                                                                                                                                                        |  |
|       | 0h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Count no events.                                                                                                                                                                                                                                                                                                                   |  |
|       | 1h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Count user events (CPL>0).                                                                                                                                                                                                                                                                                                         |  |
|       | 2h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Count OS events (CPL=0).                                                                                                                                                                                                                                                                                                           |  |
|       | 3h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Count all events, irrespective of the CPL.                                                                                                                                                                                                                                                                                         |  |
|       | UnitMask: event qualification. Read-write. Reset: 00h. Each UnitMask bit further specifies or qualifies the event specified by EventSelect. All events selected by UnitMask are simultaneously monitored. Unless otherwis stated, the UnitMask values shown may be combined (logically ORed) to select any desired combination of the sub-events for a given event. In some cases, certain combinations can result in misleading counts, or the UnitMask value is an ordinal rather than a bit mask. These situations are described where applicable, or should lobvious from the event descriptions. For events where no UnitMask table is shown, the UnitMask is Unused. |                                                                                                                                                                                                                                                                                                                                    |  |
| 7:0   | 7:0 <b>EventSelect[7:0]: event select.</b> Read-write. Reset: 00h. EventSelect[11:0] = {EventSelect[11:8], EventSelect[7:0]}. EventSelect specifies the event or event duration in a processor unit to be counted by th corresponding PERF_CTR[5:0] register. The events are specified in 2.1.17.4 [Core Performance Monitor Counters]. Some events are Reserved; when a Reserved event is selected, the results are undefined.                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                    |  |

## MSRC001\_0208 [Performance Event Select 4] (Core::X86::Msr::PERF\_CTL4)

| Read-            | Read-write. Reset: 0000_0000_0000_0000h.                                 |  |  |  |
|------------------|--------------------------------------------------------------------------|--|--|--|
| See 2.           | See 2.1.17 [Performance Monitor Counters].                               |  |  |  |
| _ccd[7:0         | ]_lthree0_core[7:0]_thread[1:0]; MSRC001_0208                            |  |  |  |
| Bits Description |                                                                          |  |  |  |
| 63:42 Reserved.  |                                                                          |  |  |  |
| 41.40            | 41:40 Host Guest Only: count only host/guest events Read-write Reset: 0h |  |  |  |

| ValidValues:                                                                                                                                                                                                |                                                                  | ies:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                             | Value                                                            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                                                                                                                                                                                             | 0h                                                               | Count all events, irrespective of guest/host.                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                                                                                                                                                                                             | 1h                                                               | Count guest events if [SVME] == 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                                                                                                                                                                                                             | 2h                                                               | Count host events if [SVME] == 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                             | 3h                                                               | Count all guest and host events if [SVME] == 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 39:36                                                                                                                                                                                                       | Reserved.                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                                                                                                                                                                                             |                                                                  | ect[11:8]. Read-write. Reset: 0h. Performance event select[11:8].                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| $\overline{}$                                                                                                                                                                                               |                                                                  | <b>c: counter mask</b> . Read-write. Reset: 00h. Controls the number of events counted per clock cycle.                                                                                                                                                                                                                                                                                                                                                                                                                |
| 31.2                                                                                                                                                                                                        | ValidValu                                                        | 1 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                                                                                                                                                                             | Value                                                            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                                                                                                                                                                                             | 00h                                                              | The corresponding PERF_CTR[5:0] register increments by the number of events occurring in a clock cycle. See 2.1.17.3 [Large Increment per Cycle Events] for events that can increment greater than 15 per cycle.                                                                                                                                                                                                                                                                                                       |
|                                                                                                                                                                                                             | 7Fh-01h                                                          | When Inv == 0, the corresponding PERF_CTR[5:0] register increments by 1, if the number of events occurring in a clock cycle is greater than or equal to the CntMask value. When Inv == 1, the corresponding PERF_CTR[5:0] register increments by 1, if the number of events occurring in a clock cycle is less than CntMask value.                                                                                                                                                                                     |
|                                                                                                                                                                                                             | FFh-<br>80h                                                      | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 23                                                                                                                                                                                                          | Inv: inve                                                        | rt counter mask. Read-write. Reset: 0. See CntMask.                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 22                                                                                                                                                                                                          | En: enab                                                         | le performance counter. Read-write. Reset: 0. 1=Performance event counter is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 21                                                                                                                                                                                                          | Reserved.                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 20                                                                                                                                                                                                          | Int: enab                                                        | <b>le APIC interrupt</b> . Read-write. Reset: 0. 1=APIC performance counter LVT interrupt is enabled to                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                                                                                                                                             |                                                                  | nn interrupt via Core::X86::Apic::PerformanceCounterLvtEntry when the performance counter                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                                                                                                                                                                             | overflows.                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                                                                                                                                                                                             | 19 Reserved.                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| disabling the counter, an extra edge is falsely detected when the first event is a static 0 and the sec static one. To avoid this false edge detection, disable the counter when changing the event and the |                                                                  | <b>ge detect.</b> Read-write. Reset: 0. 0=Level detect. 1=Zero-to-one Edge detect. The edge count mode is the counter when a transition happens on the monitored event. If the event selected is changed without the counter, an extra edge is falsely detected when the first event is a static 0 and the second event is a . To avoid this false edge detection, disable the counter when changing the event and then enable the rith a second MSR write.                                                            |
| 17:16                                                                                                                                                                                                       |                                                                  | Iode: OS and user mode. Read-write. Reset: 0h.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                                                                                                                                                                                             | ValidValu                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                                                                                                                                                                                             | Value                                                            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                                                                                                                                                                                             | 0h                                                               | Count no events.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                                                                                                                                                                             | 1h                                                               | Count user events (CPL>0).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                                                                                                                                                             | 2h                                                               | Count OS events (CPL=0).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                             | 3h                                                               | Count all events, irrespective of the CPL.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 15:8                                                                                                                                                                                                        | UnitMasl                                                         | k: <b>event qualification</b> . Read-write. Reset: 00h. Each UnitMask bit further specifies or qualifies the                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                                                                                                                                                             | event spec<br>stated, the<br>sub-event<br>UnitMask<br>obvious fr | cified by EventSelect. All events selected by UnitMask are simultaneously monitored. Unless otherwise a UnitMask values shown may be combined (logically ORed) to select any desired combination of the s for a given event. In some cases, certain combinations can result in misleading counts, or the a value is an ordinal rather than a bit mask. These situations are described where applicable, or should be from the event descriptions. For events where no UnitMask table is shown, the UnitMask is Unused. |
| 7:0                                                                                                                                                                                                         | EventSele correspon                                              | ect[7:0]: event select. Read-write. Reset: 00h. EventSelect[11:0] = {EventSelect[11:8], ect[7:0]}. EventSelect specifies the event or event duration in a processor unit to be counted by the ding PERF_CTR[5:0] register. The events are specified in 2.1.17.4 [Core Performance Monitor . Some events are Reserved; when a Reserved event is selected, the results are undefined.                                                                                                                                    |

| MSRO             | C <b>001_020</b> A                                                                                                    | A [Performance Event Select 5] (Core::X86::Msr::PERF_CTL5)                                                                                                                                    |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Read-v           | write. Rese                                                                                                           | et: 0000_0000_0000_0000h.                                                                                                                                                                     |  |  |  |
|                  |                                                                                                                       | ormance Monitor Counters].                                                                                                                                                                    |  |  |  |
|                  | .ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSRC001_020A                                                                 |                                                                                                                                                                                               |  |  |  |
| Bits Description |                                                                                                                       |                                                                                                                                                                                               |  |  |  |
| 63:42            | Reserved.                                                                                                             |                                                                                                                                                                                               |  |  |  |
| 41:40            | HostGuestOnly: count only host/guest events. Read-write. Reset: 0h.                                                   |                                                                                                                                                                                               |  |  |  |
|                  | ValidValu                                                                                                             |                                                                                                                                                                                               |  |  |  |
|                  | Value                                                                                                                 | Description                                                                                                                                                                                   |  |  |  |
|                  | 0h                                                                                                                    | Count all events, irrespective of guest/host.                                                                                                                                                 |  |  |  |
|                  | 1h                                                                                                                    | Count guest events if [SVME] == 1.                                                                                                                                                            |  |  |  |
|                  | 2h                                                                                                                    | Count host events if [SVME] == 1.                                                                                                                                                             |  |  |  |
|                  | 3h                                                                                                                    | Count all guest and host events if [SVME] == 1.                                                                                                                                               |  |  |  |
|                  | Reserved.                                                                                                             |                                                                                                                                                                                               |  |  |  |
|                  |                                                                                                                       | ect[11:8]. Read-write. Reset: 0h. Performance event select[11:8].                                                                                                                             |  |  |  |
| 31:24            |                                                                                                                       | c: <b>counter mask</b> . Read-write. Reset: 00h. Controls the number of events counted per clock cycle.                                                                                       |  |  |  |
|                  | ValidValu                                                                                                             |                                                                                                                                                                                               |  |  |  |
|                  | Value                                                                                                                 | Description                                                                                                                                                                                   |  |  |  |
|                  | 00h                                                                                                                   | The corresponding PERF_CTR[5:0] register increments by the number of events occurring in a clock                                                                                              |  |  |  |
|                  |                                                                                                                       | cycle. See 2.1.17.3 [Large Increment per Cycle Events] for events that can increment greater than 15                                                                                          |  |  |  |
|                  | 7Fl- 01l-                                                                                                             | per cycle.                                                                                                                                                                                    |  |  |  |
|                  | /Fn-U1n                                                                                                               | When Inv == 0, the corresponding PERF_CTR[5:0] register increments by 1, if the number of events occurring in a clock cycle is greater than or equal to the CntMask value. When Inv == 1, the |  |  |  |
|                  |                                                                                                                       | corresponding PERF_CTR[5:0] register increments by 1, if the number of events occurring in a clock                                                                                            |  |  |  |
|                  |                                                                                                                       | cycle is less than CntMask value.                                                                                                                                                             |  |  |  |
|                  | FFh-                                                                                                                  | Reserved.                                                                                                                                                                                     |  |  |  |
|                  | 80h                                                                                                                   |                                                                                                                                                                                               |  |  |  |
| 23               | Inv: invert counter mask. Read-write. Reset: 0. See CntMask.                                                          |                                                                                                                                                                                               |  |  |  |
| 22               |                                                                                                                       | <b>le performance counter</b> . Read-write. Reset: 0. 1=Performance event counter is enabled.                                                                                                 |  |  |  |
| 21               | Reserved.                                                                                                             |                                                                                                                                                                                               |  |  |  |
| 20               |                                                                                                                       | <b>le APIC interrupt</b> . Read-write. Reset: 0. 1=APIC performance counter LVT interrupt is enabled to                                                                                       |  |  |  |
|                  | generate an interrupt via Core::X86::Apic::PerformanceCounterLvtEntry when the performance counter                    |                                                                                                                                                                                               |  |  |  |
|                  | overflows.                                                                                                            |                                                                                                                                                                                               |  |  |  |
| 19               | Reserved.                                                                                                             |                                                                                                                                                                                               |  |  |  |
| 18               | Edge: edge detect. Read-write. Reset: 0. 0=Level detect. 1=Zero-to-one Edge detect. The edge count mode               |                                                                                                                                                                                               |  |  |  |
|                  | increments the counter when a transition happens on the monitored event. If the event selected is changed without     |                                                                                                                                                                                               |  |  |  |
|                  | disabling the counter, an extra edge is falsely detected when the first event is a static 0 and the second event is a |                                                                                                                                                                                               |  |  |  |
|                  | static one. To avoid this false edge detection, disable the counter when changing the event and then enable the       |                                                                                                                                                                                               |  |  |  |
| 17.10            | counter with a second MSR write.                                                                                      |                                                                                                                                                                                               |  |  |  |
| 17:16            | OsUserMode: OS and user mode. Read-write. Reset: 0h.                                                                  |                                                                                                                                                                                               |  |  |  |
|                  | ValidValu<br>Value                                                                                                    |                                                                                                                                                                                               |  |  |  |
|                  |                                                                                                                       | Description Count no events                                                                                                                                                                   |  |  |  |
|                  | 0h                                                                                                                    | Count user events (CDL >0)                                                                                                                                                                    |  |  |  |
|                  | 1h                                                                                                                    | Count user events (CPL>0).                                                                                                                                                                    |  |  |  |
|                  | 2h                                                                                                                    | Count OS events (CPL=0).                                                                                                                                                                      |  |  |  |
| 45.0             | 3h                                                                                                                    | Count all events, irrespective of the CPL.                                                                                                                                                    |  |  |  |
| 15:8             |                                                                                                                       | k: event qualification. Read-write. Reset: 00h. Each UnitMask bit further specifies or qualifies the                                                                                          |  |  |  |
|                  | •                                                                                                                     | cified by EventSelect. All events selected by UnitMask are simultaneously monitored. Unless otherwise                                                                                         |  |  |  |
|                  | stated, the UnitMask values shown may be combined (logically ORed) to select any desired combination of the           |                                                                                                                                                                                               |  |  |  |

sub-events for a given event. In some cases, certain combinations can result in misleading counts, or the

to zero.

UnitMask value is an ordinal rather than a bit mask. These situations are described where applicable, or should be obvious from the event descriptions. For events where no UnitMask table is shown, the UnitMask is Unused.

7:0 **EventSelect[7:0]: event select.** Read-write. Reset: 00h. EventSelect[11:0] = {EventSelect[11:8], EventSelect[7:0]}. EventSelect specifies the event or event duration in a processor unit to be counted by the corresponding PERF\_CTR[5:0] register. The events are specified in 2.1.17.4 [Core Performance Monitor Counters]. Some events are Reserved; when a Reserved event is selected, the results are undefined.

| MSRO                                                          | C <b>001_023</b>                                                                                  | [0A] [L3 Performance Event Select [5:0]] (Core::X86::Msr::ChL3PmcCfg)                                          |  |
|---------------------------------------------------------------|---------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--|
| Read-                                                         | lead-write. Reset: 0000_0000_0000_0000h.                                                          |                                                                                                                |  |
| See 2.                                                        | 2.1.17.5 [L3 Cache Performance Monitor Counters]                                                  |                                                                                                                |  |
|                                                               |                                                                                                   | MSRC001_0230                                                                                                   |  |
|                                                               |                                                                                                   | MSRC001_0232                                                                                                   |  |
|                                                               |                                                                                                   | MSRC001_0234                                                                                                   |  |
|                                                               |                                                                                                   | MSRC001_0236                                                                                                   |  |
|                                                               |                                                                                                   | MSRC001_0238 MSRC001_023A                                                                                      |  |
|                                                               | Descripti                                                                                         |                                                                                                                |  |
|                                                               | Reserved                                                                                          |                                                                                                                |  |
| 59:56                                                         | ThreadN                                                                                           | <b>fask.</b> Read-write. Reset: 0h. Controls which of the 2 threads in the selected core are being counted. In |  |
|                                                               |                                                                                                   | mode, thread[0] must be selected. One or more threads must be selected unless otherwise specified by           |  |
|                                                               |                                                                                                   | fic L3PMC event.                                                                                               |  |
|                                                               | ValidVal                                                                                          |                                                                                                                |  |
|                                                               | Bit                                                                                               | Description                                                                                                    |  |
|                                                               | [0]                                                                                               | Thread[0].                                                                                                     |  |
|                                                               | [1]                                                                                               | Thread[1].                                                                                                     |  |
|                                                               | [3:2]                                                                                             | Reserved.                                                                                                      |  |
| 55:51                                                         | Reserved                                                                                          |                                                                                                                |  |
| 50:48                                                         | SliceId. I                                                                                        | Read-write. Reset: 0h. Controls the L3 slice for which events are counted. Unless otherwise noted by the       |  |
|                                                               |                                                                                                   | L3PMC event, use Core::X86::Msr::ChL3PmcCfg[SliceId] to select an individual slice or                          |  |
| Core::X86::Msr::ChL3PmcCfg[EnAllSlices] to select all slices. |                                                                                                   |                                                                                                                |  |
| ValidValues:                                                  |                                                                                                   | ues:                                                                                                           |  |
| Value Description                                             |                                                                                                   | Description                                                                                                    |  |
|                                                               | 7h-0h                                                                                             | <value> Slice.</value>                                                                                         |  |
| 47                                                            | EnAllCo                                                                                           | res. Read-write. Reset: 0. 1=Enable counting L3 events for all cores simultaneously.                           |  |
| 46                                                            | EnAllSli                                                                                          | ces. Read-write. Reset: 0. 1=Enable counting L3 events for all 8 L3 slices simultaneously.                     |  |
| 45                                                            | Reserved                                                                                          |                                                                                                                |  |
| 44:42                                                         | CoreId. 1                                                                                         | Read-write. Reset: 0h. Controls core for which events are to be counted. See                                   |  |
|                                                               | Core::X86::Msr::ChL3PmcCfg[EnAllCores] to count all cores simultaneously.                         |                                                                                                                |  |
|                                                               | ValidValues:                                                                                      |                                                                                                                |  |
|                                                               | Value                                                                                             | Description                                                                                                    |  |
|                                                               | 7h-0h                                                                                             | <value> CoreId.</value>                                                                                        |  |
| 41:23                                                         | Reserved                                                                                          |                                                                                                                |  |
| 22                                                            | Enable: Enable L3 performance counter. Read-write. Reset: 0. 1=Enable.                            |                                                                                                                |  |
| 21:16                                                         | •                                                                                                 |                                                                                                                |  |
| 15:8                                                          | UnitMas                                                                                           | k: event qualification. Read-write. Reset: 00h. Each UnitMask bit further specifies or qualifies the           |  |
|                                                               |                                                                                                   | cified by EventSelect. All events selected by UnitMask are simultaneously monitored. Unless otherwise          |  |
|                                                               | e UnitMask values shown may be combined (logically ORed) to select any desired combination of the |                                                                                                                |  |
|                                                               |                                                                                                   | ts for a given event. In some cases, certain combinations can result in misleading counts, or the              |  |
|                                                               | TT 1.3.5.1                                                                                        |                                                                                                                |  |

UnitMask value is an ordinal rather than a bit mask. These situations are described where applicable, or should be obvious from the event descriptions. For events where no UnitMask table is shown, the UnitMask is Unused. When selecting an event for which not all UnitMask bits are defined, the undefined UnitMask bits should be set

7:0 **EventSel**. Read-write. Reset: 00h. L3 Event select.

## MSRC001 023[1...B] [L3 Performance Event Counter [5:0]] (Core::X86::Msr::ChL3Pmc)

| MSKC001_025[1D] [L5 1 error mance Event Counter [5.0]] (CoreX00VISICHE51 Inc)           |  |  |
|-----------------------------------------------------------------------------------------|--|--|
| Reset: 0000_0000_0000_0000h.                                                            |  |  |
| Also can be read via x86 instructions RDPMC ECX=[0F:0A].                                |  |  |
| _ccd[7:0]_lthree0_n0; MSRC001_0231                                                      |  |  |
| _ccd[7:0]_lthree0_n1; MSRC001_0233                                                      |  |  |
| _ccd[7:0]_lthree0_n2; MSRC001_0235                                                      |  |  |
| _ccd[7:0]_lthree0_n3; MSRC001_0237                                                      |  |  |
| _ccd[7:0]_lthree0_n4; MSRC001_0239                                                      |  |  |
| _ccd[7:0]_lthree0_n5; MSRC001_023B                                                      |  |  |
| Bits Description                                                                        |  |  |
| 63:49 Reserved.                                                                         |  |  |
| 48 <b>Overflow</b> . Read-write. Reset: 0. Count overflow bit.                          |  |  |
| 47:32 <b>CountHi</b> . Read-write, Volatile. Reset: 0000h. Bits[47:32] of the count.    |  |  |
| 31:0 <b>CountLo</b> . Read-write, Volatile. Reset: 0000_0000h. Bits[31:0] of the count. |  |  |

## MSRC001\_024[0...6] [Data Fabric Performance Event Select [3:0]] (Core::X86::Msr::DF\_PERF\_CTL)

| MSR    | C001_024[06] [Data Fabric Performance Event Select [3:0]] (Core::X86::Msr::DF_PERF_CTL)                                     |  |  |  |
|--------|-----------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Read-  | d-write. Reset: 0000_0000_0000_0000h.                                                                                       |  |  |  |
| See 2. | See 2.1.17 [Performance Monitor Counters].                                                                                  |  |  |  |
| The D  | e DF Performance Monitors are shared by all cores/threads in the node. See 2.1.11 [Register Sharing].                       |  |  |  |
|        | n0; MSRC001_0240                                                                                                            |  |  |  |
|        | RC001_0242                                                                                                                  |  |  |  |
|        | RC001_0244<br>RC001_0246                                                                                                    |  |  |  |
| Bits   | Description                                                                                                                 |  |  |  |
|        | Reserved.                                                                                                                   |  |  |  |
|        |                                                                                                                             |  |  |  |
|        | EventSelect[13:12]. Read-write. Reset: 0h. Performance event select [13:12].                                                |  |  |  |
| 58:36  | Reserved.                                                                                                                   |  |  |  |
| 35:32  | <b>EventSelect[11:8]</b> : <b>performance event select</b> . Read-write. Reset: 0h. Performance event select [11:0].        |  |  |  |
| 31:23  | Reserved.                                                                                                                   |  |  |  |
| 22     | <b>En</b> : <b>enable performance counter</b> . Read-write. Reset: 0. 1=Performance event counter is enabled.               |  |  |  |
| 21:16  | Reserved.                                                                                                                   |  |  |  |
| 15:8   | <b>UnitMask</b> : <b>event qualification</b> . Read-write. Reset: 00h. Each UnitMask bit further specifies or qualifies the |  |  |  |
|        | event specified by EventSelect. All events selected by UnitMask are simultaneously monitored.                               |  |  |  |
| 7:0    | EventSelect[7:0]: event select. Read-write. Reset: 00h. This field, along with EventSelect[13:12] and                       |  |  |  |
|        | EventSelect[11:8] above, combine to form the 14-bit event select field, EventSelect[13:0]. EventSelect specifies            |  |  |  |
|        | the event or event duration in a processor unit to be counted by the corresponding DF_PERF_CTR[3:0] register.               |  |  |  |
|        | Some events are reserved; when a reserved event is selected, the results are undefined.                                     |  |  |  |

## Table 23: DF\_PERF\_CTL EventSelect[13:6] - Infinity Fabric™ Component

| EventSelect[13:6] | Component                 |
|-------------------|---------------------------|
| 0x00              | DRAM Channel Controller 0 |
| 0x01              | DRAM Channel Controller 1 |
| 0x02              | DRAM Channel Controller 2 |
| 0x03              | DRAM Channel Controller 3 |
| 0x04              | DRAM Channel Controller 4 |
| 0x05              | DRAM Channel Controller 5 |
| 0x06              | DRAM Channel Controller 6 |
| 0x07              | DRAM Channel Controller 7 |
| 0x1f              | Remote Link Controller 0  |
| 0x20              | Remote Link Controller 1  |

of the event counter.

| 0x21 | Remote Link Controller 2 |
|------|--------------------------|
| 0x22 | Remote Link Controller 3 |

## *Table 24: DF\_PERF\_CTL EventSelect*[5:0] - Component Performance Event

| EventSelect[13:6] | EventSelect[5:0] | UnitMask | Description                  |
|-------------------|------------------|----------|------------------------------|
| 0x00 to 0x07      | 0x07             | 0x38     | DRAM Channel Controller      |
|                   |                  |          | Request Types: Requests with |
|                   |                  |          | Data (64B)                   |
| 0x1f to 0x22      | 0x07             | 0x2      | Remote Link Controller       |
|                   |                  |          | Outbound Packet Typesi: Data |
|                   |                  |          | (32B)                        |

#### MSRC001\_024[1...7] [Data Fabric Performance Event Counter [3:0]] (Core::X86::Msr::DF\_PERF\_CTR)

See Core::X86::Msr::DF\_PERF\_CTL. Also can be read via x86 instructions RDPMC ECX = [09:06].
The DF Performance Monitors are shared by all cores/threads in the node. See 2.1.11 [Register Sharing].
\_n0; MSRC001\_0241
\_n1; MSRC001\_0243
\_n2; MSRC001\_0245
\_n3; MSRC001\_0247

Bits Description
63:48 Reserved.
47:0 CTR[47:0]: performance counter value[47:0]. Read-write, Volatile. Reset: 0000\_0000\_0000h. The current value

#### MSRC001\_0299 [RAPL Power Unit] (Core::X86::Msr::RAPL\_PWR\_UNIT)

Read-only, Volatile. Reset: 0000 0000 000A 1003h. \_ccd[7:0]\_lthree0; MSRC001\_0299 **Bits Description** 63:20 Reserved. 19:16 **TU: Time Units in seconds.** Read-only, Volatile. Reset: Ah. Time information (in Seconds) is based on the multiplier, 1/2 TU; where TU is an unsigned integer. Default value is 1010b, indicating time unit is in 976 microseconds increment. ValidValues: Value Description 1/2^<Value> Seconds Fh-0h 15:13 Reserved. **ESU**: **Energy Status Units**. Read-only, Volatile. Reset: 10h. Energy information (in Joules) is based on the 12:8 multiplier, 1/2^ESU; where ESU is an unsigned integer. Default value is 10000b, indicating energy status unit is in 15.3 micro-Joules increment. ValidValues: Value Description 1Fh-00h 1/2^<Value> Joules 7:4 Reserved. **PU**: **Power Units**. Read-only, Volatile. Reset: 3h. Power information (in Watts) is based on the multiplier, 1/ 3:0 2^PU; where PU is an unsigned integer. Default value is 0011b, indicating power unit is in 1/8 Watts increment. ValidValues: Value **Description** 1/2^<Value> Watts Fh-0h

## MSRC001\_029A [Core Energy Status] (Core::X86::Msr::CORE\_ENERGY\_STAT)

Read-only, Volatile. Reset: 0000 0000 0000 0000h.

| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]; MSRC001_029A                            |  |  |  |
|----------|----------------------------------------------------------------------|--|--|--|
| Bits     | Description                                                          |  |  |  |
| 63:32    | Reserved.                                                            |  |  |  |
| 31:0     | <b>TotalEnergyConsumed</b> . Read-only, Volatile. Reset: 0000_0000h. |  |  |  |

## MSRC001 029B [Package Energy Status] (Core::X86::Msr::PKG\_ENERGY\_STAT)

| WISK     | LUUI_UZSD [Package Ellergy Status] (Cure::A00::MISI::PKG_ENERGI_SIAI) |  |  |  |  |
|----------|-----------------------------------------------------------------------|--|--|--|--|
| Read-    | Read-only, Volatile. Reset: 0000_0000_0000_0000h.                     |  |  |  |  |
|          |                                                                       |  |  |  |  |
| _ccd[7:0 | _ccd[7:0]; MSRC001_029B                                               |  |  |  |  |
| Bits     | Description                                                           |  |  |  |  |
| 63:32    | Reserved.                                                             |  |  |  |  |
| 31:0     | TotalEnergyConsumed. Read-only,Volatile. Reset: 0000_0000h.           |  |  |  |  |

## MSRC001 02F0 [Protected Processor Inventory Number Control] (Core::X86::Msr::PPIN CTL)

| MSR   | MSRC001_02F0 [Protected Processor Inventory Number Control] (Core::X86::Msr::PPIN_CTL)                         |  |  |  |
|-------|----------------------------------------------------------------------------------------------------------------|--|--|--|
| Unpre | Unpredictable.                                                                                                 |  |  |  |
|       |                                                                                                                |  |  |  |
| MSRC0 | 01_02F0                                                                                                        |  |  |  |
| Bits  | Description                                                                                                    |  |  |  |
| 63:2  | Reserved.                                                                                                      |  |  |  |
| 1     | <b>PPIN_EN</b> . Unpredictable. Reset: X. 0=Reading Core::X86::Msr::PPIN will cause a #GP.                     |  |  |  |
|       | 1=Core::X86::Msr::PPIN is accessible using RDMSR. Once set, attempting to write 1 to                           |  |  |  |
|       | Core::X86::Msr::PPIN_CTL[Lockout] will cause a #GP.                                                            |  |  |  |
| 0     | <b>Lockout</b> . Unpredictable. Reset: X. 0=Writes to Core::X86::Msr::PPIN_CTL are permitted if PPIN_EN == 0.  |  |  |  |
|       | 1=Further Writes to Core::X86::Msr::PPIN_CTL are ignored.                                                      |  |  |  |
|       | <b>Description</b> : Writing 1 to Core::X86::Msr::PPIN_CTL[Lockout] is permitted only if                       |  |  |  |
|       | Core::X86::Msr::PPIN_CTL[PPIN_EN] == 0.                                                                        |  |  |  |
|       | BIOS should provide an opt-in menu to enable the user to turn on Core::X86::Msr::PPIN_CTL[PPIN_EN] for         |  |  |  |
|       | privileged inventory initialization agent to access Core::X86::Msr::PPIN. After reading Core::X86::Msr::PPIN,  |  |  |  |
|       | the privileged inventory initialization agent should write 00b followed by 01b to Core::X86::Msr::PPIN_CTL to  |  |  |  |
|       | disable further access to MSR_PPIN and prevent unauthorized modification to MSR_PPIN_CTL.                      |  |  |  |
|       | Once this bit is written with 1, subsequent writes to this register are ignored, and a reset (warm or cold) is |  |  |  |
|       | required in order to clear it, which gives BIOS the opportunity to set it again at the next boot.              |  |  |  |

## MSRC001\_02F1 [Protected Processor Inventory Number] (Core::X86::Msr::PPIN)

| MSRC0 | 01_02F1                                                                                     |
|-------|---------------------------------------------------------------------------------------------|
| Bits  | Description                                                                                 |
| 63:0  | <b>PPIN</b> . Reset: Fixed,XXXX_XXXX_XXXX_XXXXh. Protected Processor Inventory Number.      |
|       | AccessType: ({Core::X86::Msr::PPIN_CTL[PPIN_EN], Core::X86::Msr::PPIN_CTL[Lockout]} == 2h)? |
|       | Read, Error-on-write: Error-on-read, Error-on-write.                                        |

## MSRC001\_03[00...1E] [Sample Branch From] (Core::X86::Msr::SAMP\_BR\_FROM)

| D | ead  | T. 711 | ita | <b>1</b> /0] | lati | ۱۸  |
|---|------|--------|-----|--------------|------|-----|
| к | eaci | -wr    | пe. | V()          | เลเน | Ie. |

These MSRs are paired elements of a SAMP\_BR\_FROM register N and SAMP\_BR\_TO register N. The first sample is intended to be in register 0 and the last sample in register N-1.

| intended to be in register 0 and the last sample in register N-1. |
|-------------------------------------------------------------------|
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n0; MSRC001_0300          |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n1; MSRC001_0302          |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n2; MSRC001_0304          |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n3; MSRC001_0306          |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n4; MSRC001_0308          |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n5; MSRC001_030A          |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n6; MSRC001_030C          |

| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n7; MSRC001_030E                                                  |  |  |  |
|-----------------------------------------------------------------------------------------------------------|--|--|--|
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n8; MSRC001_0310                                                  |  |  |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n9; MSRC001_0312                                                  |  |  |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n10; MSRC001_0314                                                 |  |  |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n11; MSRC001_0316                                                 |  |  |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n12; MSRC001_0318                                                 |  |  |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n13; MSRC001_031A                                                 |  |  |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n14; MSRC001_031C                                                 |  |  |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n15; MSRC001_031E                                                 |  |  |  |
| Bits Description                                                                                          |  |  |  |
| 63:0 <b>BranchFrmOffSet</b> . Read-write, Volatile. Reset: XXXX_XXXX_XXXX_XXXX. The 64 bit Segment offset |  |  |  |
| (RIP) of the Branch Instruction                                                                           |  |  |  |

## MSRC001\_03[01...1F] [Sample Branch To] (Core::X86::Msr::SAMP\_BR\_TO)

| These MSRs are paired elements of a SAMP_BR_FROM register N and SAMP_BR_TO register N. The first sample is    | 5  |
|---------------------------------------------------------------------------------------------------------------|----|
| intended to be in register 0 and the last sample in register N-1.                                             |    |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n0; MSRC001_0301                                                      | _  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n1; MSRC001_0303                                                      |    |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n2; MSRC001_0305                                                      |    |
| _ccd[7:0]_lthrea0_core[7:0]_thread[1:0]_n3; MSRC001_0307                                                      |    |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n4; MSRC001_0309                                                      |    |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n5; MSRC001_030B                                                      |    |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n6; MSRC001_030D                                                      |    |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n7; MSRC001_030F                                                      |    |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n8; MSRC001_0311                                                      |    |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n9; MSRC001_0313                                                      |    |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n10; MSRC001_0315                                                     |    |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n11; MSRC001_0317                                                     |    |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n12; MSRC001_0319                                                     |    |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n13; MSRC001_031B                                                     |    |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n14; MSRC001_031D                                                     |    |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]_n15; MSRC001_031F                                                     |    |
| Bits Description                                                                                              |    |
| 63:61 Reserved.                                                                                               |    |
| 60:0 <b>BranchToOffSet</b> . Read-write, Volatile. Reset: XXXX_XXXX_XXXX_XXXXh. The 64 bit Segment offset (RI | P) |
| of the Target of the Branch Instruction.                                                                      |    |
| of the furget of the Diunen monuterion.                                                                       |    |

## 2.1.16.4 MSRs - MSRC001\_1xxx

## MSRC001\_1002 [CPUID Features for CPUID Fn00000007\_E[A,B]X] (Core::X86::Msr::CPUID\_7\_Features)

| Read-write.                                                                                                         |   |
|---------------------------------------------------------------------------------------------------------------------|---|
| Core::X86::Msr::CPUID_7_Features[63:32] provides control over values read from                                      |   |
| Core::X86::Cpuid::StructExtFeatIdEax0; Core::X86::Msr::CPUID_7_Features[31:0] provides control over values read     | 1 |
| from Core::X86::Cpuid::StructExtFeatIdEbx0.                                                                         |   |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSRC001_1002                                                               |   |
| Bits Description                                                                                                    |   |
| 63:30 Reserved.                                                                                                     |   |
| 29 SHA. Read-write. Reset: Core::X86::Cpuid::StructExtFeatIdEbx0[SHA]. See                                          |   |
| Core::X86::Cpuid::StructExtFeatIdEbx0[SHA].                                                                         |   |
| 28:25 Reserved.                                                                                                     |   |
| 24 <b>CLWB</b> : <b>cache line write back</b> . Read-write. Reset: Core::X86::Cpuid::StructExtFeatIdEbx0[CLWB]. See |   |
| Core::X86::Cpuid::StructExtFeatIdEbx0[CLWB].                                                                        |   |
| 23 <b>CLFSHOPT</b> . Read-write. Reset: Core::X86::Cpuid::StructExtFeatIdEbx0[CLFSHOPT]. See                        |   |
| Core::X86::Cpuid::StructExtFeatIdEbx0[CLFSHOPT].                                                                    |   |
| 22:21 Reserved.                                                                                                     |   |

| 20    | SMAP. Read-write. Reset: Core::X86::Cpuid::StructExtFeatIdEbx0[SMAP]. See         |
|-------|-----------------------------------------------------------------------------------|
|       | Core::X86::Cpuid::StructExtFeatIdEbx0[SMAP].                                      |
| 19    | ADX. Read-write. Reset: Core::X86::Cpuid::StructExtFeatIdEbx0[ADX]. See           |
|       | Core::X86::Cpuid::StructExtFeatIdEbx0[ADX].                                       |
| 18    | RDSEED. Read-write. Reset: Core::X86::Cpuid::StructExtFeatIdEbx0[RDSEED]. See     |
|       | Core::X86::Cpuid::StructExtFeatIdEbx0[RDSEED].                                    |
| 17:16 | Reserved.                                                                         |
| 15    | PQE. Read-write. Reset: Core::X86::Cpuid::StructExtFeatIdEbx0[PQE]. See           |
|       | Core::X86::Cpuid::StructExtFeatIdEbx0[PQE].                                       |
| 14:13 | Reserved.                                                                         |
| 12    | PQM. Read-write. Reset: Core::X86::Cpuid::StructExtFeatIdEbx0[PQM]. See           |
|       | Core::X86::Cpuid::StructExtFeatIdEbx0[PQM].                                       |
| 11    | Reserved.                                                                         |
| 10    | INVPCID. Read-write. Reset: Core::X86::Cpuid::StructExtFeatIdEbx0[INVPCID]. See   |
|       | Core::X86::Cpuid::StructExtFeatIdEbx0[INVPCID].                                   |
| 9     | Reserved.                                                                         |
| 8     | BMI2. Read-write. Reset: Core::X86::Cpuid::StructExtFeatIdEbx0[BMI2]. See         |
|       | Core::X86::Cpuid::StructExtFeatIdEbx0[BMI2].                                      |
| 7     | SMEP. Read-write. Reset: Core::X86::Cpuid::StructExtFeatIdEbx0[SMEP]. See         |
|       | Core::X86::Cpuid::StructExtFeatIdEbx0[SMEP].                                      |
| 6     | Reserved.                                                                         |
| 5     | AVX2. Read-write. Reset: Core::X86::Cpuid::StructExtFeatIdEbx0[AVX2]. See         |
|       | Core::X86::Cpuid::StructExtFeatIdEbx0[AVX2].                                      |
| 4     | Reserved.                                                                         |
| 3     | BMI1. Read-write. Reset: Core::X86::Cpuid::StructExtFeatIdEbx0[BMI1]. See         |
|       | Core::X86::Cpuid::StructExtFeatIdEbx0[BMI1].                                      |
| 2:1   | Reserved.                                                                         |
| 0     | FSGSBASE. Read-write. Reset: Core::X86::Cpuid::StructExtFeatIdEbx0[FSGSBASE]. See |
|       | Core::X86::Cpuid::StructExtFeatIdEbx0[FSGSBASE].                                  |

## MSRC001\_1003 [Thermal and Power Management CPUID Features] (Core::X86::Msr::CPUID\_PWR\_THERM)

| Read-write.                                   |                                                                                         |  |
|-----------------------------------------------|-----------------------------------------------------------------------------------------|--|
| Core::                                        | Core::X86::Msr::CPUID_PWR_THERM provides control over values read from                  |  |
| Core::                                        | Core::X86::Cpuid::ThermalPwrMgmtEcx.                                                    |  |
| _ccd[7:0                                      | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSRC001_1003                                   |  |
| Bits                                          | Bits Description                                                                        |  |
| 63:1 Reserved.                                |                                                                                         |  |
| 0                                             | 0 <b>EffFreq</b> . Read-write. Reset: Core::X86::Cpuid::ThermalPwrMgmtEcx[EffFreq]. See |  |
| Core::X86::Cpuid::ThermalPwrMgmtEcx[EffFreq]. |                                                                                         |  |

## MSRC001\_1004 [CPUID Features for CPUID Fn00000001\_E[C,D]X] (Core::X86::Msr::CPUID\_Features)

| Read-v                                                                                                 | write.                                                                                                           |
|--------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| Core::X86::Msr::CPUID_Features[63:32] provides control over values read from Core::X86::Cpuid::Feature |                                                                                                                  |
| Core::                                                                                                 | X86::Msr::CPUID_Features[31:0] provides control over values read from Core::X86::Cpuid::FeatureIdEdx.            |
| _ccd[7:0                                                                                               | ]_lthree0_core[7:0]_thread[1:0]; MSRC001_1004                                                                    |
| Bits                                                                                                   | Description                                                                                                      |
| 63 Reserved.                                                                                           | Reserved.                                                                                                        |
| 62                                                                                                     | RDRAND. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[RDRAND]. See                                           |
|                                                                                                        | Core::X86::Cpuid::FeatureIdEcx[RDRAND].                                                                          |
| 61                                                                                                     | <b>F16C</b> . Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[F16C]. See Core::X86::Cpuid::FeatureIdEcx[F16C]. |
| 60                                                                                                     | <b>AVX</b> . Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[AVX]. See Core::X86::Cpuid::FeatureIdEcx[AVX].    |

| 59                                                                                     | OSXSAVE. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[OSXSAVE]. Modifies                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                        | Core::X86::Cpuid::FeatureIdEcx[OSXSAVE] only if CR4[OSXSAVE].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 58                                                                                     | XSAVE. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[XSAVE]. See                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                                                                        | Core::X86::Cpuid::FeatureIdEcx[XSAVE].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 57                                                                                     | <b>AES</b> . Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[AES]. Modifies Core::X86::Cpuid::FeatureIdEcx[AES] only if the reset value is 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 56                                                                                     | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 55                                                                                     | POPCNT. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[POPCNT]. See                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 55                                                                                     | Core::X86::Cpuid::FeatureIdEcx[POPCNT].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 54                                                                                     | MOVBE. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[MOVBE]. See                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 54                                                                                     | Core::X86::Cpuid::FeatureIdEcx[MOVBE].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 53                                                                                     | <b>X2APIC</b> . Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[X2APIC]. See                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                                                        | Core::X86::Cpuid::FeatureIdEcx[X2APIC].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 52                                                                                     | SSE42. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[SSE42]. See                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                                                                        | Core::X86::Cpuid::FeatureIdEcx[SSE42].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 51                                                                                     | SSE41. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[SSE41]. See                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                                                                        | Core::X86::Cpuid::FeatureIdEcx[SSE41].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 50                                                                                     | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 49                                                                                     | <b>PCID</b> . Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[PCID]. See Core::X86::Cpuid::FeatureIdEcx[PCID].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 48:46                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 45                                                                                     | CMPXCHG16B. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[CMPXCHG16B]. See                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                                                        | Core::X86::Cpuid::FeatureIdEcx[CMPXCHG16B].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 44                                                                                     | <b>FMA</b> . Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[FMA]. See Core::X86::Cpuid::FeatureIdEcx[FMA].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 43:42                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 41                                                                                     | SSSE3. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[SSSE3]. See                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 40.26                                                                                  | Core::X86::Cpuid::FeatureIdEcx[SSSE3].  Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 20                                                                                     | Monitor Dood write Decet Core V66 Could Eastwold East Monitor Modified                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 35                                                                                     | <b>Monitor</b> . Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[Monitor]. Modifies  Core::X86::Cpuid::FeatureIdEcx[Monitor] only if ~Core::X86::Msr::HWCR[MonMwaitDis]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                                                                        | Core::X86::Cpuid::FeatureIdEcx[Monitor] only if ~Core::X86::Msr::HWCR[MonMwaitDis].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 34                                                                                     | Core::X86::Cpuid::FeatureIdEcx[Monitor] only if ~Core::X86::Msr::HWCR[MonMwaitDis].  Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                                                        | Core::X86::Cpuid::FeatureIdEcx[Monitor] only if ~Core::X86::Msr::HWCR[MonMwaitDis].  Reserved.  PCLMULQDQ. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[PCLMULQDQ]. Modifies                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 34                                                                                     | Core::X86::Cpuid::FeatureIdEcx[Monitor] only if ~Core::X86::Msr::HWCR[MonMwaitDis].  Reserved.  PCLMULQDQ. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[PCLMULQDQ]. Modifies Core::X86::Cpuid::FeatureIdEcx[PCLMULQDQ] only if the reset value is 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 34                                                                                     | Core::X86::Cpuid::FeatureIdEcx[Monitor] only if ~Core::X86::Msr::HWCR[MonMwaitDis].  Reserved.  PCLMULQDQ. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[PCLMULQDQ]. Modifies  Core::X86::Cpuid::FeatureIdEcx[PCLMULQDQ] only if the reset value is 1.  SSE3. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[SSE3]. See Core::X86::Cpuid::FeatureIdEcx[SSE3].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 34<br>33<br>32                                                                         | Core::X86::Cpuid::FeatureIdEcx[Monitor] only if ~Core::X86::Msr::HWCR[MonMwaitDis].  Reserved.  PCLMULQDQ. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[PCLMULQDQ]. Modifies  Core::X86::Cpuid::FeatureIdEcx[PCLMULQDQ] only if the reset value is 1.  SSE3. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[SSE3]. See Core::X86::Cpuid::FeatureIdEcx[SSE3].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 34<br>33<br>32<br>31:29                                                                | Core::X86::Cpuid::FeatureIdEcx[Monitor] only if ~Core::X86::Msr::HWCR[MonMwaitDis].  Reserved.  PCLMULQDQ. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[PCLMULQDQ]. Modifies Core::X86::Cpuid::FeatureIdEcx[PCLMULQDQ] only if the reset value is 1.  SSE3. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[SSE3]. See Core::X86::Cpuid::FeatureIdEcx[SSE3].  Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 34<br>33<br>32<br>31:29<br>28                                                          | Core::X86::Cpuid::FeatureIdEcx[Monitor] only if ~Core::X86::Msr::HWCR[MonMwaitDis].  Reserved.  PCLMULQDQ. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[PCLMULQDQ]. Modifies  Core::X86::Cpuid::FeatureIdEcx[PCLMULQDQ] only if the reset value is 1.  SSE3. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[SSE3]. See Core::X86::Cpuid::FeatureIdEcx[SSE3].  Reserved.  HTT. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[HTT]. See Core::X86::Cpuid::FeatureIdEdx[HTT].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 34<br>33<br>32<br>31:29<br>28<br>27                                                    | Core::X86::Cpuid::FeatureIdEcx[Monitor] only if ~Core::X86::Msr::HWCR[MonMwaitDis].  Reserved.  PCLMULQDQ. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[PCLMULQDQ]. Modifies Core::X86::Cpuid::FeatureIdEcx[PCLMULQDQ] only if the reset value is 1.  SSE3. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[SSE3]. See Core::X86::Cpuid::FeatureIdEcx[SSE3].  Reserved.  HTT. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[HTT]. See Core::X86::Cpuid::FeatureIdEdx[HTT].  Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 34<br>33<br>32<br>31:29<br>28<br>27<br>26                                              | Core::X86::Cpuid::FeatureIdEcx[Monitor] only if ~Core::X86::Msr::HWCR[MonMwaitDis].  Reserved.  PCLMULQDQ. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[PCLMULQDQ]. Modifies Core::X86::Cpuid::FeatureIdEcx[PCLMULQDQ] only if the reset value is 1.  SSE3. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[SSE3]. See Core::X86::Cpuid::FeatureIdEcx[SSE3].  Reserved.  HTT. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[HTT]. See Core::X86::Cpuid::FeatureIdEdx[HTT].  Reserved.  SSE2. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[SSE2]. See Core::X86::Cpuid::FeatureIdEdx[SSE2].  SSE. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[SSE]. See Core::X86::Cpuid::FeatureIdEdx[SSE].  FXSR. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[FXSR]. See                                                                                                                                                                                                                                                                                                                                                                                                                |
| 34<br>33<br>32<br>31:29<br>28<br>27<br>26<br>25                                        | Core::X86::Cpuid::FeatureIdEcx[Monitor] only if ~Core::X86::Msr::HWCR[MonMwaitDis].  Reserved.  PCLMULQDQ. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[PCLMULQDQ]. Modifies Core::X86::Cpuid::FeatureIdEcx[PCLMULQDQ] only if the reset value is 1.  SSE3. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[SSE3]. See Core::X86::Cpuid::FeatureIdEcx[SSE3].  Reserved.  HTT. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[HTT]. See Core::X86::Cpuid::FeatureIdEdx[HTT].  Reserved.  SSE2. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[SSE2]. See Core::X86::Cpuid::FeatureIdEdx[SSE2].  SSE. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[SSE]. See Core::X86::Cpuid::FeatureIdEdx[SSE].  FXSR. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[FXSR]. See Core::X86::Cpuid::FeatureIdEdx[FXSR].                                                                                                                                                                                                                                                                                                                                                                          |
| 34<br>33<br>32<br>31:29<br>28<br>27<br>26<br>25                                        | Core::X86::Cpuid::FeatureIdEcx[Monitor] only if ~Core::X86::Msr::HWCR[MonMwaitDis].  Reserved.  PCLMULQDQ. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[PCLMULQDQ]. Modifies Core::X86::Cpuid::FeatureIdEcx[PCLMULQDQ] only if the reset value is 1.  SSE3. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[SSE3]. See Core::X86::Cpuid::FeatureIdEcx[SSE3].  Reserved.  HTT. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[HTT]. See Core::X86::Cpuid::FeatureIdEdx[HTT].  Reserved.  SSE2. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[SSE2]. See Core::X86::Cpuid::FeatureIdEdx[SSE2].  SSE. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[SSE]. See Core::X86::Cpuid::FeatureIdEdx[SSE].  FXSR. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[FXSR]. See Core::X86::Cpuid::FeatureIdEdx[FXSR].  MMX: MMX instructions. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[MMX]. See                                                                                                                                                                                                                                                                                      |
| 34<br>33<br>32<br>31:29<br>28<br>27<br>26<br>25<br>24                                  | Core::X86::Cpuid::FeatureIdEcx[Monitor] only if ~Core::X86::Msr::HWCR[MonMwaitDis].  Reserved.  PCLMULQDQ. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[PCLMULQDQ]. Modifies Core::X86::Cpuid::FeatureIdEcx[PCLMULQDQ] only if the reset value is 1.  SSE3. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[SSE3]. See Core::X86::Cpuid::FeatureIdEcx[SSE3].  Reserved.  HTT. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[HTT]. See Core::X86::Cpuid::FeatureIdEdx[HTT].  Reserved.  SSE2. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[SSE2]. See Core::X86::Cpuid::FeatureIdEdx[SSE2].  SSE. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[SSE]. See Core::X86::Cpuid::FeatureIdEdx[SSE].  FXSR. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[FXSR]. See Core::X86::Cpuid::FeatureIdEdx[FXSR].  MMX: MMX instructions. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[MMX]. See Core::X86::Cpuid::FeatureIdEdx[MMX].                                                                                                                                                                                                                                                 |
| 34<br>33<br>31:29<br>28<br>27<br>26<br>25<br>24<br>23                                  | Core::X86::Cpuid::FeatureIdEcx[Monitor] only if ~Core::X86::Msr::HWCR[MonMwaitDis].  Reserved.  PCLMULQDQ. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[PCLMULQDQ]. Modifies Core::X86::Cpuid::FeatureIdEcx[PCLMULQDQ] only if the reset value is 1.  SSE3. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[SSE3]. See Core::X86::Cpuid::FeatureIdEcx[SSE3].  Reserved.  HTT. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[HTT]. See Core::X86::Cpuid::FeatureIdEdx[HTT].  Reserved.  SSE2. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[SSE2]. See Core::X86::Cpuid::FeatureIdEdx[SSE2].  SSE. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[SSE]. See Core::X86::Cpuid::FeatureIdEdx[SSE].  FXSR. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[FXSR]. See Core::X86::Cpuid::FeatureIdEdx[FXSR].  MMX: MMX instructions. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[MMX]. See Core::X86::Cpuid::FeatureIdEdx[MMX].  Reserved.                                                                                                                                                                                                                                      |
| 34<br>33<br>32<br>31:29<br>28<br>27<br>26<br>25<br>24                                  | Core::X86::Cpuid::FeatureIdEcx[Monitor] only if ~Core::X86::Msr::HWCR[MonMwaitDis].  Reserved.  PCLMULQDQ. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[PCLMULQDQ]. Modifies Core::X86::Cpuid::FeatureIdEcx[PCLMULQDQ] only if the reset value is 1.  SSE3. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[SSE3]. See Core::X86::Cpuid::FeatureIdEcx[SSE3].  Reserved.  HTT. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[HTT]. See Core::X86::Cpuid::FeatureIdEdx[HTT].  Reserved.  SSE2. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[SSE2]. See Core::X86::Cpuid::FeatureIdEdx[SSE2].  SSE. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[SSE]. See Core::X86::Cpuid::FeatureIdEdx[SSE].  FXSR. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[FXSR]. See Core::X86::Cpuid::FeatureIdEdx[FXSR].  MMX: MMX instructions. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[MMX]. See Core::X86::Cpuid::FeatureIdEdx[MMX].  Reserved.  CLFSH. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[CLFSH]. See                                                                                                                                                                |
| 34<br>33<br>31:29<br>28<br>27<br>26<br>25<br>24<br>23<br>22:20                         | Core::X86::Cpuid::FeatureIdEcx[Monitor] only if ~Core::X86::Msr::HWCR[MonMwaitDis].  Reserved.  PCLMULQDQ. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[PCLMULQDQ]. Modifies Core::X86::Cpuid::FeatureIdEcx[PCLMULQDQ] only if the reset value is 1.  SSE3. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[SSE3]. See Core::X86::Cpuid::FeatureIdEcx[SSE3].  Reserved.  HTT. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[HTT]. See Core::X86::Cpuid::FeatureIdEdx[HTT]. Reserved.  SSE2. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[SSE2]. See Core::X86::Cpuid::FeatureIdEdx[SSE2].  SSE. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[SSE]. See Core::X86::Cpuid::FeatureIdEdx[SSE].  FXSR. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[FXSR]. See Core::X86::Cpuid::FeatureIdEdx[FXSR].  MMX: MMX instructions. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[MMX]. See Core::X86::Cpuid::FeatureIdEdx[MMX].  Reserved.  CLFSH. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[CLFSH]. See Core::X86::Cpuid::FeatureIdEdx[CLFSH].                                                                                                                          |
| 34<br>33<br>31:29<br>28<br>27<br>26<br>25<br>24<br>23<br>22:20<br>19                   | Core::X86::Cpuid::FeatureIdEcx[Monitor] only if ~Core::X86::Msr::HWCR[MonMwaitDis].  Reserved.  PCLMULQDQ. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[PCLMULQDQ]. Modifies Core::X86::Cpuid::FeatureIdEcx[PCLMULQDQ] only if the reset value is 1.  SSE3. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[SSE3]. See Core::X86::Cpuid::FeatureIdEcx[SSE3].  Reserved.  HTT. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[HTT]. See Core::X86::Cpuid::FeatureIdEdx[HTT].  Reserved.  SSE2. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[SSE2]. See Core::X86::Cpuid::FeatureIdEdx[SSE2].  SSE. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[SSE]. See Core::X86::Cpuid::FeatureIdEdx[SSE].  FXSR. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[FXSR]. See Core::X86::Cpuid::FeatureIdEdx[FXSR].  MMX: MMX instructions. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[MMX]. See Core::X86::Cpuid::FeatureIdEdx[MMX].  Reserved.  CLFSH. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[CLFSH]. See Core::X86::Cpuid::FeatureIdEdx[CLFSH]. See                                                                                                                     |
| 34<br>33<br>31:29<br>28<br>27<br>26<br>25<br>24<br>23<br>22:20                         | Core::X86::Cpuid::FeatureIdEcx[Monitor] only if ~Core::X86::Msr::HWCR[MonMwaitDis].  Reserved.  PCLMULQDQ. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[PCLMULQDQ]. Modifies Core::X86::Cpuid::FeatureIdEcx[PCLMULQDQ] only if the reset value is 1.  SSE3. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[SSE3]. See Core::X86::Cpuid::FeatureIdEcx[SSE3].  Reserved.  HTT. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[HTT]. See Core::X86::Cpuid::FeatureIdEdx[HTT].  Reserved.  SSE2. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[SSE2]. See Core::X86::Cpuid::FeatureIdEdx[SSE2].  SSE. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[SSE]. See Core::X86::Cpuid::FeatureIdEdx[SSE].  FXSR. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[FXSR]. See Core::X86::Cpuid::FeatureIdEdx[FXSR].  MMX: MMX instructions. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[MMX]. See Core::X86::Cpuid::FeatureIdEdx[MMX].  Reserved.  CLFSH. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[CLFSH]. See Core::X86::Cpuid::FeatureIdEdx[CLFSH]. See Core::X86::Cpuid::FeatureIdEdx[CLFSH]. See Core::X86::Cpuid::FeatureIdEdx[CLFSH]. See                               |
| 34<br>33<br>32<br>31:29<br>28<br>27<br>26<br>25<br>24<br>23<br>22:20<br>19<br>18<br>17 | Core::X86::Cpuid::FeatureIdEcx[Monitor] only if ~Core::X86::Msr::HWCR[MonMwaitDis].  Reserved.  PCLMULQDQ. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[PCLMULQDQ]. Modifies Core::X86::Cpuid::FeatureIdEcx[PCLMULQDQ] only if the reset value is 1.  SSE3. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[SSE3]. See Core::X86::Cpuid::FeatureIdEcx[SSE3].  Reserved.  HTT. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[HTT]. See Core::X86::Cpuid::FeatureIdEdx[HTT].  Reserved.  SSE2. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[SSE2]. See Core::X86::Cpuid::FeatureIdEdx[SSE2].  SSE. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[SSE]. See Core::X86::Cpuid::FeatureIdEdx[SSE].  FXSR. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[FXSR]. See Core::X86::Cpuid::FeatureIdEdx[FXSR].  MMX: MMX instructions. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[MMX]. See Core::X86::Cpuid::FeatureIdEdx[MMX].  Reserved.  CLFSH. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[CLFSH]. See Core::X86::Cpuid::FeatureIdEdx[CLFSH].  Reserved.  PSE36. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[PSE36]. See Core::X86::Cpuid::FeatureIdEdx[PSE36]. |
| 34<br>33<br>31:29<br>28<br>27<br>26<br>25<br>24<br>23<br>22:20<br>19                   | Core::X86::Cpuid::FeatureIdEcx[Monitor] only if ~Core::X86::Msr::HWCR[MonMwaitDis].  Reserved.  PCLMULQDQ. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[PCLMULQDQ]. Modifies Core::X86::Cpuid::FeatureIdEcx[PCLMULQDQ] only if the reset value is 1.  SSE3. Read-write. Reset: Core::X86::Cpuid::FeatureIdEcx[SSE3]. See Core::X86::Cpuid::FeatureIdEcx[SSE3].  Reserved.  HTT. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[HTT]. See Core::X86::Cpuid::FeatureIdEdx[HTT].  Reserved.  SSE2. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[SSE2]. See Core::X86::Cpuid::FeatureIdEdx[SSE2].  SSE. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[SSE]. See Core::X86::Cpuid::FeatureIdEdx[SSE].  FXSR. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[FXSR]. See Core::X86::Cpuid::FeatureIdEdx[FXSR].  MMX: MMX instructions. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[MMX]. See Core::X86::Cpuid::FeatureIdEdx[MMX].  Reserved.  CLFSH. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[CLFSH]. See Core::X86::Cpuid::FeatureIdEdx[CLFSH]. See Core::X86::Cpuid::FeatureIdEdx[CLFSH]. See Core::X86::Cpuid::FeatureIdEdx[CLFSH]. See                               |

|    | Core::X86::Cpuid::FeatureIdEdx[CMOV].                                                                         |
|----|---------------------------------------------------------------------------------------------------------------|
| 14 | <b>MCA</b> . Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[MCA]. See Core::X86::Cpuid::FeatureIdEdx[MCA]. |
| 13 | <b>PGE</b> . Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[PGE]. See Core::X86::Cpuid::FeatureIdEdx[PGE]. |
| 12 | MTRR. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[MTRR]. See                                            |
|    | Core::X86::Cpuid::FeatureIdEdx[MTRR].                                                                         |
| 11 | SysEnterSysExit. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[SysEnterSysExit]. See                      |
|    | Core::X86::Cpuid::FeatureIdEdx[SysEnterSysExit].                                                              |
| 10 | Reserved.                                                                                                     |
| 9  | APIC. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[APIC]. Modifies                                       |
|    | Core::X86::Cpuid::FeatureIdEdx[APIC] only if Core::X86::Msr::APIC_BAR[ApicEn].                                |
| 8  | CMPXCHG8B. Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[CMPXCHG8B]. See                                  |
|    | Core::X86::Cpuid::FeatureIdEdx[CMPXCHG8B].                                                                    |
| 7  | <b>MCE</b> . Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[MCE]. See Core::X86::Cpuid::FeatureIdEdx[MCE]. |
| 6  | <b>PAE</b> . Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[PAE]. See Core::X86::Cpuid::FeatureIdEdx[PAE]. |
| 5  | <b>MSR</b> . Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[MSR]. See Core::X86::Cpuid::FeatureIdEdx[MSR]. |
| 4  | <b>TSC</b> . Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[TSC]. See Core::X86::Cpuid::FeatureIdEdx[TSC]. |
| 3  | <b>PSE</b> . Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[PSE]. See Core::X86::Cpuid::FeatureIdEdx[PSE]. |
| 2  | <b>DE</b> . Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[DE]. See Core::X86::Cpuid::FeatureIdEdx[DE].    |
| 1  | <b>VME</b> . Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[VME]. See Core::X86::Cpuid::FeatureIdEdx[VME]. |
| 0  | <b>FPU</b> . Read-write. Reset: Core::X86::Cpuid::FeatureIdEdx[FPU]. See Core::X86::Cpuid::FeatureIdEdx[FPU]. |

## MSRC001\_1005 [CPUID Features for CPUID Fn80000001\_E[C,D]X] (Core::X86::Msr::CPUID\_ExtFeatures)

| WIGHT                                                                                               | 2001_1000 [CI CID I cutures for CI D I hoovooovi_L[C,D]X] (CoreX00X151CI CID_LXtr cutures)                      |  |  |
|-----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|--|--|
| Read-                                                                                               | Read-write.                                                                                                     |  |  |
| Core::X86::Msr::CPUID_ExtFeatures[63:32] provides control over values read from                     |                                                                                                                 |  |  |
| Core::X86::Cpuid::FeatureExtIdEcx; Core::X86::Msr::CPUID_ExtFeatures[31:0] provides control over va |                                                                                                                 |  |  |
|                                                                                                     | X86::Cpuid::FeatureExtIdEdx.                                                                                    |  |  |
|                                                                                                     | ]_lthree0_core[7:0]_thread[1:0]; MSRC001_1005                                                                   |  |  |
| Bits                                                                                                | Description                                                                                                     |  |  |
| 63                                                                                                  | Reserved.                                                                                                       |  |  |
| 62                                                                                                  | AdMskExtn. Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEcx[AdMskExtn]. See                                 |  |  |
|                                                                                                     | Core::X86::Cpuid::FeatureExtIdEcx[AdMskExtn].                                                                   |  |  |
| 61                                                                                                  | MwaitExtended. Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEcx[MwaitExtended]. See                         |  |  |
|                                                                                                     | Core::X86::Cpuid::FeatureExtIdEcx[MwaitExtended].                                                               |  |  |
| 60                                                                                                  | PerfCtrExtLLC. Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEcx[PerfCtrExtLLC]. See                         |  |  |
|                                                                                                     | Core::X86::Cpuid::FeatureExtIdEcx[PerfCtrExtLLC].                                                               |  |  |
| 59                                                                                                  | <b>PerfTsc</b> . Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEcx[PerfTsc]. See                             |  |  |
|                                                                                                     | Core::X86::Cpuid::FeatureExtIdEcx[PerfTsc].                                                                     |  |  |
| 58                                                                                                  | <b>DataBreakpointExtension</b> . Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEcx[DataBreakpointExtension]. |  |  |
|                                                                                                     | See Core::X86::Cpuid::FeatureExtIdEcx[DataBreakpointExtension].                                                 |  |  |
| 57                                                                                                  | Reserved.                                                                                                       |  |  |
| 56                                                                                                  | <b>PerfCtrExtDF</b> . Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEcx[PerfCtrExtDF]. See                   |  |  |
|                                                                                                     | Core::X86::Cpuid::FeatureExtIdEcx[PerfCtrExtDF].                                                                |  |  |
| 55                                                                                                  | <b>PerfCtrExtCore</b> . Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEcx[PerfCtrExtCore]. See               |  |  |
|                                                                                                     | Core::X86::Cpuid::FeatureExtIdEcx[PerfCtrExtCore].                                                              |  |  |
| 54                                                                                                  | <b>TopologyExtensions</b> . Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEcx[TopologyExtensions]. See       |  |  |
|                                                                                                     | Core::X86::Cpuid::FeatureExtIdEcx[TopologyExtensions].                                                          |  |  |
| 53:50                                                                                               | Reserved.                                                                                                       |  |  |
| 49                                                                                                  | TCE. Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEcx[TCE]. See                                             |  |  |
|                                                                                                     | Core::X86::Cpuid::FeatureExtIdEcx[TCE].                                                                         |  |  |
| 48                                                                                                  | <b>FMA4</b> . Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEcx[FMA4]. See                                   |  |  |

|            | CVOCC: J. Et Et JE[EMA 4]                                                                                           |
|------------|---------------------------------------------------------------------------------------------------------------------|
|            | Core::X86::Cpuid::FeatureExtIdEcx[FMA4].                                                                            |
| 47         | <b>LWP</b> . Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEcx[LWP]. See Core::X86::Cpuid::FeatureExtIdEcx[LWP]. |
| 46         | Reserved.                                                                                                           |
| 45         | <b>WDT</b> . Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEcx[WDT]. See                                         |
| 43         | Core::X86::Cpuid::FeatureExtIdEcx[WDT].                                                                             |
| 4.4        | ^                                                                                                                   |
| 44         | SKINIT. Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEcx[SKINIT]. See                                           |
| 40         | Core::X86::Cpuid::FeatureExtIdEcx[SKINIT].                                                                          |
| 43         | <b>XOP</b> . Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEcx[XOP]. See                                         |
|            | Core::X86::Cpuid::FeatureExtIdEcx[XOP].                                                                             |
| 42         | IBS. Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEcx[IBS]. See                                                 |
|            | Core::X86::Cpuid::FeatureExtIdEcx[IBS].                                                                             |
| 41         | <b>OSVW</b> . Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEcx[OSVW]. See                                       |
|            | Core::X86::Cpuid::FeatureExtIdEcx[OSVW].                                                                            |
| 40         | <b>ThreeDNowPrefetch</b> . Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEcx[ThreeDNowPrefetch]. See             |
|            | Core::X86::Cpuid::FeatureExtIdEcx[ThreeDNowPrefetch].                                                               |
| 39         | <b>MisAlignSse</b> . Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEcx[MisAlignSse]. See                         |
|            | Core::X86::Cpuid::FeatureExtIdEcx[MisAlignSse].                                                                     |
| 38         | SSE4A. Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEcx[SSE4A]. See                                             |
|            | Core::X86::Cpuid::FeatureExtIdEcx[SSE4A].                                                                           |
| 37         | ABM. Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEcx[ABM]. See                                                 |
|            | Core::X86::Cpuid::FeatureExtIdEcx[ABM].                                                                             |
| 36         | AltMovCr8. Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEcx[AltMovCr8]. See                                     |
|            | Core::X86::Cpuid::FeatureExtIdEcx[AltMovCr8].                                                                       |
| 35         | <b>ExtApicSpace</b> . Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEcx[ExtApicSpace]. See                       |
|            | Core::X86::Cpuid::FeatureExtIdEcx[ExtApicSpace].                                                                    |
| 34         | SVM. Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEcx[SVM]. See                                                 |
|            | Core::X86::Cpuid::FeatureExtIdEcx[SVM].                                                                             |
| 33         | CmpLegacy. Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEcx[CmpLegacy]. See                                     |
|            | Core::X86::Cpuid::FeatureExtIdEcx[CmpLegacy].                                                                       |
| 32         | LahfSahf. Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEcx[LahfSahf]. See                                       |
|            | Core::X86::Cpuid::FeatureExtIdEcx[LahfSahf].                                                                        |
| 31         | ThreeDNow: 3DNow! instructions. Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEdx[ThreeDNow]. See                |
|            | Core::X86::Cpuid::FeatureExtIdEdx[ThreeDNow].                                                                       |
| 30         | ThreeDNowExt. Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEdx[ThreeDNowExt]. See                               |
|            | Core::X86::Cpuid::FeatureExtIdEdx[ThreeDNowExt].                                                                    |
| 29         | LM. Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEdx[LM]. See                                                   |
|            | Core::X86::Cpuid::FeatureExtIdEdx[LM].                                                                              |
| 28         | Reserved.                                                                                                           |
| 27         | <b>RDTSCP</b> . Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEdx[RDTSCP].                                       |
|            | Core::X86::Cpuid::FeatureExtIdEdx[RDTSCP].                                                                          |
| 26         | <b>Page1GB</b> . Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEdx[Page1GB].                                     |
|            | Core::X86::Cpuid::FeatureExtIdEdx[Page1GB].                                                                         |
| 25         | FFXSR. Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEdx[FFXSR]. See                                             |
|            | Core::X86::Cpuid::FeatureExtIdEdx[FFXSR].                                                                           |
| 24         | FXSR. Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEdx[FXSR]. See                                               |
| <u>_</u> T | Core::X86::Cpuid::FeatureExtIdEdx[FXSR].                                                                            |
| 23         | MMX: MMX instructions. Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEdx[MMX]. See                               |
| 23         | Core::X86::Cpuid::FeatureExtIdEdx[MMX].                                                                             |
| 22         | MmxExt. Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEdx[MmxExt]. See                                           |
| 22         | Core::X86::Cpuid::FeatureExtIdEdx[MmxExt].                                                                          |
|            | Orienzioon-opinani catarenzatanan minintati.                                                                        |

| 21    | Reserved.                                                                                                                                         |
|-------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 20    | <b>NX</b> . Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEdx[NX]. See Core::X86::Cpuid::FeatureExtIdEdx[NX].                                  |
| 19:18 | Reserved.                                                                                                                                         |
| 17    | PSE36. Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEdx[PSE36]. See                                                                           |
|       | Core::X86::Cpuid::FeatureExtIdEdx[PSE36].                                                                                                         |
| 16    | PAT. Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEdx[PAT]. See                                                                               |
|       | Core::X86::Cpuid::FeatureExtIdEdx[PAT].                                                                                                           |
| 15    | CMOV. Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEdx[CMOV]. See                                                                             |
|       | Core::X86::Cpuid::FeatureExtIdEdx[CMOV].                                                                                                          |
| 14    | MCA. Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEdx[MCA]. See                                                                               |
|       | Core::X86::Cpuid::FeatureExtIdEdx[MCA].                                                                                                           |
| 13    | PGE. Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEdx[PGE]. See                                                                               |
| 4.0   | Core::X86::Cpuid::FeatureExtIdEdx[PGE].                                                                                                           |
| 12    | MTRR. Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEdx[MTRR]. See                                                                             |
| 11    | Core::X86::Cpuid::FeatureExtIdEdx[MTRR].                                                                                                          |
| 11    | <b>SysCallSysRet</b> . Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEdx[SysCallSysRet]. See Core::X86::Cpuid::FeatureExtIdEdx[SysCallSysRet]. |
| 10    | Reserved.                                                                                                                                         |
| 9     | APIC. Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEdx[APIC]. See                                                                             |
| 9     | Core::X86::Cpuid::FeatureExtIdEdx[APIC].                                                                                                          |
| 8     | CMPXCHG8B. Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEdx[CMPXCHG8B]. See                                                                   |
|       | Core::X86::Cpuid::FeatureExtIdEdx[CMPXCHG8B].                                                                                                     |
| 7     | MCE. Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEdx[MCE]. See                                                                               |
| ,     | Core::X86::Cpuid::FeatureExtIdEdx[MCE].                                                                                                           |
| 6     | PAE. Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEdx[PAE]. See                                                                               |
|       | Core::X86::Cpuid::FeatureExtIdEdx[PAE].                                                                                                           |
| 5     | MSR. Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEdx[MSR]. See                                                                               |
|       | Core::X86::Cpuid::FeatureExtIdEdx[MSR].                                                                                                           |
| 4     | TSC. Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEdx[TSC]. See                                                                               |
|       | Core::X86::Cpuid::FeatureExtIdEdx[TSC].                                                                                                           |
| 3     | <b>PSE</b> . Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEdx[PSE]. See                                                                       |
|       | Core::X86::Cpuid::FeatureExtIdEdx[PSE].                                                                                                           |
| 2     | <b>DE</b> . Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEdx[DE]. See Core::X86::Cpuid::FeatureExtIdEdx[DE].                                  |
| 1     | VME. Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEdx[VME]. See                                                                               |
|       | Core::X86::Cpuid::FeatureExtIdEdx[VME].                                                                                                           |
| 0     | FPU. Read-write. Reset: Core::X86::Cpuid::FeatureExtIdEdx[FPU]. See                                                                               |
|       | Core::X86::Cpuid::FeatureExtIdEdx[FPU].                                                                                                           |

## MSRC001\_1019 [Address Mask For DR1 Breakpoint] (Core::X86::Msr::DR1\_ADDR\_MASK)

|                                                                                                                                                                                                        | Read-v                                                                                                                                 | Read-write. Reset: 0000_0000_0000_0000h.                                                               |   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|---|
|                                                                                                                                                                                                        | Support indicated by Core::X86::Cpuid::FeatureExtIdEcx[DataBreakpointExtension].  _ccd[7:0]_threa0_core[7:0]_thread[1:0]; MSRC001_1019 |                                                                                                        | 1 |
|                                                                                                                                                                                                        |                                                                                                                                        |                                                                                                        |   |
|                                                                                                                                                                                                        | Bits Description                                                                                                                       |                                                                                                        |   |
|                                                                                                                                                                                                        | 63:32 Reserved.                                                                                                                        |                                                                                                        | ] |
| 31:0 <b>AddrMask: mask for DR linear address data breakpoint DR1.</b> Read-write. Reset: 0000_0000h. 1=Ex into address compare. 0=Include bit into address compare. See Core::X86::Msr::DR1_ADDR_MASK. |                                                                                                                                        | AddrMask: mask for DR linear address data breakpoint DR1. Read-write. Reset: 0000_0000h. 1=Exclude bit | Ī |
|                                                                                                                                                                                                        |                                                                                                                                        | into address compare. 0=Include bit into address compare. See Core::X86::Msr::DR1_ADDR_MASK.           |   |
|                                                                                                                                                                                                        | AddrMask[11:0] qualifies the DR1 linear address instruction breakpoint, allowing the DR1 instruction breakpoint                        |                                                                                                        |   |
|                                                                                                                                                                                                        |                                                                                                                                        | on a range of addresses in memory.                                                                     |   |

## MSRC001\_101A [Address Mask For DR2 Breakpoint] (Core::X86::Msr::DR2\_ADDR\_MASK)

Read-write. Reset: 0000\_0000\_0000\_0000h.

| Suppo    | rt indicated by Core::X86::Cpuid::FeatureExtIdEcx[DataBreakpointExtension].                                     |
|----------|-----------------------------------------------------------------------------------------------------------------|
| _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0]; MSRC001_101A                                                                   |
| Bits     | Description                                                                                                     |
| 63:32    | Reserved.                                                                                                       |
| 31:0     | AddrMask: mask for DR linear address data breakpoint DR2. Read-write. Reset: 0000_0000h. 1=Exclude bit          |
|          | into address compare. 0=Include bit into address compare. See Core::X86::Msr::DR0_ADDR_MASK.                    |
|          | AddrMask[11:0] qualifies the DR2 linear address instruction breakpoint, allowing the DR2 instruction breakpoint |
|          | on a range of addresses in memory.                                                                              |

#### MSRC001\_101B [Address Mask For DR3 Breakpoint] (Core::X86::Msr::DR3\_ADDR\_MASK)

| Read-v                                                | write. Reset: 0000_0000_0000_0000h.                                                                             |  |  |
|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|--|--|
| Suppo                                                 | rt indicated by Core::X86::Cpuid::FeatureExtIdEcx[DataBreakpointExtension].                                     |  |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSRC001_101B |                                                                                                                 |  |  |
| Bits                                                  | ts Description                                                                                                  |  |  |
| 63:32                                                 | Reserved.                                                                                                       |  |  |
| 31:0                                                  | AddrMask: mask for DR linear address data breakpoint DR3. Read-write. Reset: 0000_0000h. 1=Exclude bit          |  |  |
|                                                       | into address compare. 0=Include bit into address compare. See Core::X86::Msr::DR0_ADDR_MASK.                    |  |  |
|                                                       | AddrMask[11:0] qualifies the DR3 linear address instruction breakpoint, allowing the DR3 instruction breakpoint |  |  |
|                                                       | on a range of addresses in memory.                                                                              |  |  |

#### MSRC001\_1027 [Address Mask For DR0 Breakpoints] (Core::X86::Msr::DR0\_ADDR\_MASK)

| Moncovor_1027 [Rudicss Mask For Dicarpoints] (CoreXooMsfDRo_NDDR_MINOR)                                |                                                                                                               |  |  |
|--------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|--|--|
| Read-                                                                                                  | Read-write. Reset: 0000_0000_0000_0000h.                                                                      |  |  |
| Support for DR0[31:12] is indicated by Core::X86::Cpuid::FeatureExtIdEcx[DataBreakpointExtension]. See |                                                                                                               |  |  |
| Core::X86::Msr::DR1_ADDR_MASK.                                                                         |                                                                                                               |  |  |
| _ccd[7:0                                                                                               | cd[7:0]_lthree0_core[7:0]_thread[1:0]; MSRC001_1027                                                           |  |  |
| Bits                                                                                                   | S Description                                                                                                 |  |  |
| 63:32                                                                                                  | Reserved.                                                                                                     |  |  |
| 31:0                                                                                                   | DR0: mask for DR0 linear address data breakpoint. Read-write. Reset: 0000_0000h. 1=Exclude bit into           |  |  |
|                                                                                                        | address compare. 0=Include bit into address compare. See Core::X86::Msr::DR1_ADDR_MASK. This field            |  |  |
|                                                                                                        | qualifies the DR0 linear address data breakpoint, allowing the DR0 data breakpoint on a range of addresses in |  |  |
|                                                                                                        | memory. AddrMask[11:0] qualifies the DR0 linear address instruction breakpoint, allowing the DR0 instruction  |  |  |
|                                                                                                        | breakpoint on a range of addresses in memory. DR0[31:12] is only valid for data breakpoints. The legacy DR0   |  |  |
|                                                                                                        | breakpoint function is provided by DR0[31:0] == 0000_0000h). The mask bits are active high. DR0 is always     |  |  |
|                                                                                                        | used, and it can be used in conjunction with any debug function that uses DR0.                                |  |  |

## MSRC001\_1030 [IBS Fetch Control] (Core::X86::Msr::IBS\_FETCH\_CTL)

Reset: 0000 0000 0000 0000h.

See 2.1.18 [Instruction Based Sampling (IBS)].

The IBS fetch sampling engine is described as follows:

- The periodic fetch counter is an internal 20-bit counter:
  - The periodic fetch counter[19:4] is set to IbsFetchCnt[19:4] and the periodic fetch counter[3:0] is set according to IbsRandEn when IbsFetchEn is changed from 0 to 1.
  - It increments for every fetch cycle that completes when IbsFetchEn == 1 and IbsFetchVal == 0.
    - The periodic fetch counter is undefined when IbsFetchEn == 0 or IbsFetchVal == 1.
  - When IbsFetchCnt[19:4] is read it returns the current value of the periodic fetch counter[19:4].
- When the periodic fetch counter reaches {IbsFetchMaxCnt[19:4],0h} and the selected instruction fetch completes or is aborted:
  - IbsFetchVal is set to 1.
    - Drivers can't assume that IbsFetchCnt[19:4] is 0 when IbsFetchVal == 1.
- The status of the operation is written to the IBS fetch registers (this register, Core::X86::Msr::IBS\_FETCH\_LINADDR and Core::X86::Msr::IBS\_FETCH\_PHYSADDR).
- An interrupt is generated as specified by Core::X86::Msr::IBS\_CTL. The interrupt service routine associated with this interrupt is responsible for saving the performance information stored in IBS execution registers.

| _ccd[7:0 | 0]_lthree0_core[7:0]_thread[1:0]; MSRC001_1030              |                                                                                                                                           |  |
|----------|-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--|
|          | *                                                           |                                                                                                                                           |  |
| 63:59    | Reserved.                                                   |                                                                                                                                           |  |
| 58       |                                                             | <b>2 cache miss for the sampled fetch</b> . Read-only, Volatile. Reset: 0. 1=The instruction fetch the. Qualified by (IbsFetchComp == 1). |  |
| 57       |                                                             | n instruction fetch tagging enable. Read-write. Reset: 0. 0=Bits[3:0] of the fetch counter                                                |  |
|          |                                                             | sFetchEn is set to start the fetch counter. 1=Bits[3:0] of the fetch counter are randomized                                               |  |
|          | when IbsFetchEn is                                          | set to start the fetch counter.                                                                                                           |  |
| 56       |                                                             | <b>ruction cache L2TLB miss</b> . Read-only, Volatile. Reset: 0. 1=The instruction fetch missed in                                        |  |
|          | the L2 TLB.                                                 |                                                                                                                                           |  |
| 55       |                                                             | <b>ruction cache L1TLB miss</b> . Read-only, Volatile. Reset: 0. 1=The instruction fetch missed in                                        |  |
|          | the L1 TLB.                                                 |                                                                                                                                           |  |
| 54:53    |                                                             | <b>ruction cache L1TLB page size</b> . Read-only, Volatile. Reset: 0h. Indicates the page size of the                                     |  |
|          |                                                             | TLB. This field is only valid if IbsPhyAddrValid == 1.                                                                                    |  |
|          | ValidValues:                                                |                                                                                                                                           |  |
|          | Value Description                                           | on                                                                                                                                        |  |
|          | 0h 4 KB                                                     |                                                                                                                                           |  |
|          | 1h 2 MB                                                     |                                                                                                                                           |  |
|          | 2h 1 GB                                                     |                                                                                                                                           |  |
|          | 3h Reserved.                                                |                                                                                                                                           |  |
| 52       |                                                             | <b>instruction fetch physical address valid</b> . Read-only, Volatile. Reset: 0. 1=The physical                                           |  |
|          |                                                             | S::Msr::IBS_FETCH_PHYSADDR and the IbsL1TlbPgSz field are valid for the instruction                                                       |  |
|          | fetch.                                                      |                                                                                                                                           |  |
| 51       | <b>IbsIcMiss</b> : <b>instructi</b><br>  instruction cache. | <b>on cache miss</b> . Read-only, Volatile. Reset: 0. 1=The instruction fetch missed in the                                               |  |
| 50       | IbsFetchComp: ins                                           | truction fetch complete. Read-only, Volatile. Reset: 0. 1=The instruction fetch completed and                                             |  |
|          |                                                             | for use by the instruction decoder.                                                                                                       |  |
| 49       | IbsFetchVal: instru                                         | ction fetch valid. Read, Write-0-only, Volatile. Reset: 0. 1=New instruction fetch data                                                   |  |
|          |                                                             | bit is set, the fetch counter stops counting and an interrupt is generated as specified by                                                |  |
|          |                                                             | S_CTL. This bit must be cleared for the fetch counter to start counting. When clearing this bit,                                          |  |
|          |                                                             | 000h to IbsFetchCnt[19:4] to start the fetch counter at IbsFetchMaxCnt[19:4].                                                             |  |
| 48       |                                                             | ction fetch enable. Read-write. Reset: 0. 1=Instruction fetch sampling is enabled.                                                        |  |
| 47:32    |                                                             | <b>ction fetch latency</b> . Read-only, Volatile. Reset: 0000h. Indicates the number of clock cycles                                      |  |
|          |                                                             | action fetch was initiated to when the data was delivered to the core. If the instruction fetch is                                        |  |
|          |                                                             | e fetch completes, this field returns the number of clock cycles from when the instruction                                                |  |
| 21.10    |                                                             | when the fetch was abandoned.                                                                                                             |  |
| 31:16    |                                                             | Read-write, Volatile. Reset: 0000h. Provides Read/Write access to bits[19:4] of the periodic                                              |  |
|          | undefined behavior.                                         | amming this field to a value greater than or equal to IbsFetchMaxCnt[19:4] results in                                                     |  |
| 15:0     |                                                             | <b>9:4]</b> . Read-write. Reset: 0000h. Specifies bits[19:4] of the maximum count value of the                                            |  |
| 15.0     |                                                             | er. Programming this field to 0000h and setting IbsFetchEn results in undefined behavior.                                                 |  |
|          | _                                                           | mum count are always 0000b.                                                                                                               |  |
|          | Select of the man                                           |                                                                                                                                           |  |

## MSRC001\_1031 [IBS Fetch Linear Address] (Core::X86::Msr::IBS\_FETCH\_LINADDR)

| Read-write, Volatile. Reset: 0000_0000_00000_0000h.   |                                                                                                     |  |
|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--|
| Reset: 0000_0000_0000_0000h.                          |                                                                                                     |  |
| _ccd[7:0]_lthrea0_core[7:0]_thread[1:0]; MSRC001_1031 |                                                                                                     |  |
| Bits                                                  | Description                                                                                         |  |
|                                                       | 2001-1-01                                                                                           |  |
|                                                       | IbsFetchLinAd: instruction fetch linear address. Read-write, Volatile. Reset: 0000_0000_0000_0000h. |  |

| MSRC001_1032 [IBS Fetch Physical Address] (Core::X86::Msr::IBS_FETCH_PHYSADDR) |                                                                                                                            |  |  |
|--------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--|--|
| _ccd[7:0                                                                       | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSRC001_1032                                                                      |  |  |
| Bits                                                                           | Bits Description                                                                                                           |  |  |
| 63:48                                                                          | Reserved.                                                                                                                  |  |  |
| 47:0                                                                           | <b>IbsFetchPhysAd</b> : <b>instruction fetch physical address</b> . Read-write, Volatile. Reset: 0000_0000_0000h. Provides |  |  |
|                                                                                | the physical address for the tagged instruction fetch. The lower 12 bits are not modified by address translation, so       |  |  |

# Core::X86::Msr::IBS\_FETCH\_CTL[IbsPhyAddrValid] is asserted. MSRC001\_1033 [IBS Execution Control] (Core::X86::Msr::IBS\_OP\_CTL)

Reset: 0000 0000 0000 0000h.

See 2.1.18 [Instruction Based Sampling (IBS)].

The IBS execution sampling engine is described as follows for IbsOpCntCtl == 1. If IbsOpCntCtl == 1n then references to "periodic op counter" mean "periodic cycle counter".

- The periodic op counter is an internal 27-bit counter:
  - It is set to IbsOpCurCnt[26:0] when IbsOpEn is changed from 0 to 1.

they are always the same as the linear address. This field contains valid data only if

- It increments every dispatched macro-op when IbsOpEn == 1 and IbsOpVal == 0.
  - The periodic op counter is undefined when IbsOpEn == 0 or IbsOpVal == 1.
- When IbsOpCurCnt[26:0] is read then it returns the current value of the periodic op counter[26:0].
- When the periodic op counter reaches IbsOpMaxCnt:
  - The next dispatched op is tagged if IbsOpCntCtl == 1. A valid op in the next dispatched line is tagged if IbsOpCntCtl == 0. See IbsOpCntCtl.
  - The periodic op counter[26:7] = 0; bits[6:0] is randomized by hardware.
- The periodic op counter is not modified when a tagged op is flushed.
- When a tagged op is retired:
  - IbsOpVal is set to 1.
    - Drivers can't assume that IbsOpCurCnt is 0 when IbsOpVal == 1.
- The status of the operation is written to the IBS execution registers (this register, Core::X86::Msr::IBS\_OP\_RIP, Core::X86::Msr::IBS\_OP\_DATA, Core::X86::Msr::IBS\_OP\_DATA2, Core::X86::Msr::IBS\_OP\_DATA3, Core::X86::Msr::IBS\_DC\_LINADDR and Core::X86::Msr::IBS\_DC\_PHYSADDR).
- An interrupt is generated as specified by Core::X86::Msr::IBS\_CTL. The interrupt service routine associated with this interrupt is responsible for saving the performance information stored in IBS execution registers.

|          | with this interrupt is responsible for saving the performance information stored in 185 execution registers.                |  |  |  |
|----------|-----------------------------------------------------------------------------------------------------------------------------|--|--|--|
| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSRC001_1033                                                                       |  |  |  |
| Bits     | Description                                                                                                                 |  |  |  |
| 63:59    | Reserved.                                                                                                                   |  |  |  |
| 58:32    | <b>IbsOpCurCnt[26:0]</b> : <b>periodic op counter current count</b> . Read-write, Volatile. Reset: 000_0000h. Returns the   |  |  |  |
|          | current value of the periodic op counter.                                                                                   |  |  |  |
| 31:27    | Reserved.                                                                                                                   |  |  |  |
| 26:20    | <b>IbsOpMaxCnt[26:20]: periodic op counter maximum count</b> . Read-write. Reset: 00h. See IbsOpMaxCnt[19:4].               |  |  |  |
| 19       | <b>IbsOpCntCtl</b> : <b>periodic op counter count control</b> . Read-write. Reset: 0. 0=Count clock cycles; a 1-of-4 round- |  |  |  |
|          | robin counter selects an op in the next dispatch line; if the op pointed to by the round-robin counter is invalid,          |  |  |  |
|          | then the next younger valid op is selected. 1=Count dispatched ops; when a roll-over occurs, the counter is                 |  |  |  |
|          | preloaded with a pseudorandom 7-bit value between 1 and 127.                                                                |  |  |  |
| 18       | <b>IbsOpVal</b> : <b>op sample valid</b> . Read-write, Volatile. Reset: 0. 1=New instruction execution data available; the  |  |  |  |
|          | periodic op counter is disabled from counting. An interrupt may be generated when this bit is set as specified by           |  |  |  |
|          | Core::X86::Msr::IBS_CTL[LvtOffset].                                                                                         |  |  |  |
| 17       | <b>IbsOpEn: op sampling enable</b> . Read-write. Reset: 0. 1=Instruction execution sampling enabled.                        |  |  |  |
| 16       | Reserved.                                                                                                                   |  |  |  |
| 15:0     | <b>IbsOpMaxCnt[19:4]</b> : <b>periodic op counter maximum count</b> . Read-write. Reset: 0000h. IbsOpMaxCnt[26:0] =         |  |  |  |
|          | {IbsOpMaxCnt[26:20], IbsOpMaxCnt[19:4], 0000b}. Specifies maximum count value of the periodic op counter.                   |  |  |  |
|          | Bits [3:0] of the maximum count are always 0000b.                                                                           |  |  |  |
|          | ValidValues:                                                                                                                |  |  |  |

| Value  | Description              |
|--------|--------------------------|
| 0008h- | Reserved.                |
| 0000h  |                          |
| FFFFh- | <value> *16 Ops.</value> |
| 0009h  |                          |

## MSRC001\_1034 [IBS Op RIP] (Core::X86::Msr::IBS\_OP\_RIP)

|   | Read-write, Volatile. Reset: 0000_0000_0000_0000h. |                                                                                                                     |  |
|---|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|--|
| ĺ | _ccd[7:0                                           | ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSRC001_1034                                                                |  |
|   | Bits Description                                   |                                                                                                                     |  |
|   | 63:0                                               | <b>IbsOpRip</b> . Read-write, Volatile. Reset: 0000_0000_0000_0000h. 64-bit Segment offset (RIP) of the instruction |  |
|   |                                                    | that contains the tagged op.                                                                                        |  |

## MSRC001 1035 [IBS Op Data] (Core::X86::Msr::IBS OP DATA)

| MSRC001_1035 [IBS OP Data] (C01e::A00::MSI::IBS_OP_DATA) |                                                                                                                                                                                                                                                                 |  |  |
|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Read-write, Volatile. Reset: 0000_0000_0000_0000h.       |                                                                                                                                                                                                                                                                 |  |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSRC001_1035    |                                                                                                                                                                                                                                                                 |  |  |
| Bits                                                     | Description                                                                                                                                                                                                                                                     |  |  |
| 63:41                                                    | Reserved.                                                                                                                                                                                                                                                       |  |  |
| 40                                                       | <b>IbsOpMicrocode</b> . Read-write, Volatile. Reset: 0. 1=Tagged operation from microcode.                                                                                                                                                                      |  |  |
| 39                                                       | <b>IbsOpBrnFuse</b> : <b>fused branch op</b> . Read-write, Volatile. Reset: 0. 1=Tagged operation was a fused branch op. Support indicated by Core::X86::Cpuid::IbsIdEax[OpBrnFuse].                                                                            |  |  |
| 38                                                       | <b>IbsRipInvalid</b> : <b>RIP is invalid</b> . Read-write, Volatile. Reset: 0. 1=Tagged operation RIP is invalid. Support indicated by Core::X86::Cpuid::IbsIdEax[RipInvalidChk].                                                                               |  |  |
| 37                                                       | <b>IbsOpBrnRet</b> : <b>branch op retired</b> . Read-write, Volatile. Reset: 0. 1=Tagged operation was a branch op that retired.                                                                                                                                |  |  |
| 36                                                       | <b>IbsOpBrnMisp: mispredicted branch op</b> . Read-write, Volatile. Reset: 0. 1=Tagged operation was a branch op that was mispredicted. Qualified by IbsOpBrnRet == 1.                                                                                          |  |  |
| 35                                                       | <b>IbsOpBrnTaken</b> : <b>taken branch op</b> . Read-write, Volatile. Reset: 0. 1=Tagged operation was a branch op that was taken. Qualified by IbsOpBrnRet == 1.                                                                                               |  |  |
| 34                                                       | <b>IbsOpReturn</b> : <b>return op</b> . Read-write, Volatile. Reset: 0. 1=Tagged operation was return op. Qualified by (IbsOpBrnRet == 1).                                                                                                                      |  |  |
| 33:32                                                    | Reserved.                                                                                                                                                                                                                                                       |  |  |
| 31:16                                                    | <b>IbsTagToRetCtr</b> : <b>op tag to retire count</b> . Read-write, Volatile. Reset: 0000h. This field returns the number of cycles from when the op was tagged to when the op was retired. This field is equal to IbsCompToRetCtr when the tagged op is a NOP. |  |  |
| 15:0                                                     | <b>IbsCompToRetCtr</b> : <b>op completion to retire count</b> . Read-write, Volatile. Reset: 0000h. This field returns the number of cycles from when the op was completed to when the op was retired.                                                          |  |  |

## MSRC001\_1036 [IBS Op Data 2] (Core::X86::Msr::IBS\_OP\_DATA2)

| Reset: 0000_0000_0000_0000h.                                                                                                    |    |  |
|---------------------------------------------------------------------------------------------------------------------------------|----|--|
| Data is only valid for load operations that miss both the L1 data cache and the L2 cache. If a load operation crosses a         |    |  |
|                                                                                                                                 |    |  |
| cache line boundary, the data returned in this register is the data for the access to the lower cache line.                     |    |  |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSRC001_1036                                                                           |    |  |
| Bits Description                                                                                                                |    |  |
| 63:5 Reserved.                                                                                                                  |    |  |
| 4 <b>RmtNode</b> : <b>IBS request destination node</b> . Read-write, Volatile. Reset: 0. 0=The request is serviced by the NB in | in |  |
| the same node as the core. 1=The request is serviced by the NB in a different node than the core. Valid when                    |    |  |
| NbIbsReqSrc is non-zero.                                                                                                        |    |  |
| 3 Reserved.                                                                                                                     |    |  |
| :0 DataSrc: northbridge IBS request data source. Read-write. Reset: 0h.                                                         |    |  |
| ValidValues:                                                                                                                    |    |  |

| Value | Description                                                                                       |
|-------|---------------------------------------------------------------------------------------------------|
| 0h    | No valid status.                                                                                  |
| 1h    | Reserved.                                                                                         |
| 2h    | Cache: data returned from shared L3, other L2 on same CCX or other core's cache trough same node. |
| 3h    | DRAM: data returned from DRAM.                                                                    |
| 4h    | Cache: other core's cache through remote node.                                                    |
| 6h-5h | Reserved.                                                                                         |
| 7h    | Other; data returned from MMIO/Config/PCI/APIC.                                                   |

#### MSRC001\_1037 [IBS Op Data 3] (Core::X86::Msr::IBS\_OP\_DATA3)

Read-write, Volatile. Reset: 0000 0000 0000 0000h.

If a load or store operation crosses a 256-bit boundary, the data returned in this register is the data for the access to the data below the 256-bit boundary.

|     | _ccd[7:0 | ]_lthree0_core[7:0]_thread[1:0];                                                                                                |
|-----|----------|---------------------------------------------------------------------------------------------------------------------------------|
|     | Bits     | Description                                                                                                                     |
|     | 63:48    | <b>IbsTlbRefillLat</b> : <b>L1 DTLB refill latency</b> . Read-write, Volatile. Reset: 0000h. The number of cycles from when a   |
|     |          | L1 DTLB refill is triggered by a tagged op to when the L1 DTLB fill has been completed.                                         |
|     | 47:32    | <b>IbsDcMissLat</b> : <b>data cache miss latency</b> . Read-write, Volatile. Reset: 0000h. Indicates the number of clock cycles |
|     |          | from when a miss is detected in the data cache to when the data was delivered to the core. The value returned by                |
|     |          | this counter is not valid for data cache writes or prefetch instructions.                                                       |
| - 1 | 04 00    | TI O D MI O ME D II                                                                                                             |

- 31:26 **IbsOpDcMissOpenMemRegs**: outstanding memory requests on DC fill. Read-write, Volatile. Reset: 00h. The number of allocated, valid DC MABs when the MAB corresponding to a tagged DC miss op is deallocated. Includes the MAB allocated by the sampled op. 00000b=No information provided.
- 25:22 **IbsOpMemWidth**: **load/store size in bytes**. Read-write, Volatile. Reset: 0h. Report the number of bytes the load or store is attempting to access.

#### ValidValues:

| Value | Description              |
|-------|--------------------------|
| 0h    | No information provided. |
| 1h    | Byte.                    |
| 2h    | Word.                    |
| 3h    | DW.                      |
| 4h    | QW.                      |
| 5h    | OW.                      |
| Fh-6h | Reserved.                |

- 21 **IbsSwPf**: **software prefetch**. Read-write, Volatile. Reset: 0. 1=The op is a software prefetch.
- **IbsL2Miss**: **L2 cache miss for the sampled operation**. Read-write, Volatile. Reset: 0. 1=The operation missed in 20 the L2, regardless of whether the op initiated the request to the L2.
- Reserved. 19
- 18 IbsDcPhyAddrValid: data cache physical address valid. Read-write, Volatile. Reset: 0. 1=The physical address in Core::X86::Msr::IBS\_DC\_PHYSADDR is valid for the load or store operation.
- 17 IbsDcLinAddrValid: data cache linear address valid. Read-write, Volatile. Reset: 0. 1=The linear address in Core::X86::Msr::IBS\_DC\_LINADDR is valid for the load or store operation.
- DcMissNoMabAlloc: DC miss with no MAB allocated. Read-write, Volatile. Reset: 0. 1=The tagged load or 16 store operation hit on an already allocated MAB.
- **IbsDcLockedOp**: **locked operation**. Read-write, Volatile. Reset: 0. 1=Tagged load or store operation is a locked 15 operation.
- **IbsDcUcMemAcc: UC memory access**. Read-write, Volatile. Reset: 0. 1=Tagged load or store operation accessed 14 uncacheable memory.
- **IbsDcWcMemAcc**: **WC memory access**. Read-write, Volatile. Reset: 0. 1=Tagged load or store operation 13 accessed write combining memory.

| 12:9 | Reserved                                                                                                                       |                                                                                                        |  |  |
|------|--------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--|--|
| 8    | <b>IbsDcMisAcc</b> : <b>misaligned access</b> . Read-write, Volatile. Reset: 0. 1=The tagged load or store operation crosses a |                                                                                                        |  |  |
|      | 256-bit address boundary.                                                                                                      |                                                                                                        |  |  |
| 7    | IbsDcMi                                                                                                                        | ss: data cache miss. Read-write, Volatile. Reset: 0. 1=The cache line used by the tagged load or store |  |  |
|      | was not present in the data cache.                                                                                             |                                                                                                        |  |  |
| 6    | Reserved.                                                                                                                      |                                                                                                        |  |  |
| 5:4  | <b>IbsDcPgSz</b> : data cache page size. Read-write, Volatile. Reset: 0h. Page size information is only availabe when          |                                                                                                        |  |  |
|      | IbsDcPhyAddrValid is set.                                                                                                      |                                                                                                        |  |  |
|      | ValidValues:                                                                                                                   |                                                                                                        |  |  |
|      | Value Description                                                                                                              |                                                                                                        |  |  |
|      | 0h                                                                                                                             | 4 KB                                                                                                   |  |  |
|      | 1h                                                                                                                             | 2 MB                                                                                                   |  |  |
|      | 2h 1 GB                                                                                                                        |                                                                                                        |  |  |
|      | 3h                                                                                                                             | Reserved.                                                                                              |  |  |
| 3    | <b>IbsDcL2TlbMiss:</b> data cache L2TLB miss. Read-write, Volatile. Reset: 0. 1=The physical address for the tagged            |                                                                                                        |  |  |
|      | load or store operation was not present in the data cache L2TLB.                                                               |                                                                                                        |  |  |
| 2    | <b>IbsDcL1tlbMiss</b> : <b>data cache L1TLB miss</b> . Read-write, Volatile. Reset: 0. 1=The physical address for the tagged   |                                                                                                        |  |  |
|      | load or store operation was not present in the data cache L1TLB.                                                               |                                                                                                        |  |  |
| 1    | IbsStOp:                                                                                                                       | <b>store op</b> . Read-write, Volatile. Reset: 0. 1=Tagged operation is a store operation.             |  |  |
| 0    | IbsLdOp                                                                                                                        | : <b>load op</b> . Read-write, Volatile. Reset: 0. 1=Tagged operation is a load operation.             |  |  |

## MSRC001\_1038 [IBS DC Linear Address] (Core::X86::Msr::IBS\_DC\_LINADDR)

|          | - '                                                                                                                  |
|----------|----------------------------------------------------------------------------------------------------------------------|
| Read-    | write, Volatile. Reset: 0000_0000_0000_0000h.                                                                        |
| _ccd[7:0 | 0]_lthree0_core[7:0]_thread[1:0]; MSRC001_1038                                                                       |
| Bits     | Description                                                                                                          |
| 63:0     | <b>IbsDcLinAd</b> . Read-write, Volatile. Reset: 0000_0000_0000_0000h. Provides the linear address in canonical form |
|          | for the tagged load or store operation. This field contains valid data only if                                       |
|          | Core::X86::Msr::IBS OP DATA3[IbsDcLinAddrValid] is asserted.                                                         |

## MSRC001\_1039 [IBS DC Physical Address] (Core::X86::Msr::IBS\_DC\_PHYSADDR)

| Read-    | Read-write, Volatile. Reset: 0000_0000_0000_0000h.                                                                         |  |  |
|----------|----------------------------------------------------------------------------------------------------------------------------|--|--|
| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSRC001_1039                                                                      |  |  |
| Bits     | Bits Description                                                                                                           |  |  |
| 63:48    | Reserved.                                                                                                                  |  |  |
| 47:0     | 10 <b>IbsDcPhysAd</b> : <b>load or store physical address</b> . Read-write, Volatile. Reset: 0000_0000_0000h. Provides the |  |  |
|          | physical address for the tagged load or store operation. The lower 12 bits are not modified by address translation,        |  |  |
|          | so they are always the same as the linear address. This field contains valid data only if                                  |  |  |
|          | Core::X86::Msr::IBS OP DATA3[IbsDcPhyAddrValid] is asserted.                                                               |  |  |

## MSRC001\_103A [IBS Control] (Core::X86::Msr::IBS\_CTL)

| Read,I   | Read, Error-on-write.                                                           |  |  |
|----------|---------------------------------------------------------------------------------|--|--|
| _ccd[7:0 | _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSRC001_103A                           |  |  |
| Bits     | Bits Description                                                                |  |  |
| 63:9     | 3:9 Reserved.                                                                   |  |  |
| 8        | 8 LvtOffsetVal: local vector table offset valid. Read,Error-on-write. Reset: X. |  |  |
| 7:4      | 7:4 Reserved.                                                                   |  |  |
| 3:0      | 3:0 LvtOffset: local vector table offset. Read,Error-on-write. Reset: Xh.       |  |  |

## MSRC001\_103B [IBS Branch Target Address] (Core::X86::Msr::BP\_IBSTGT\_RIP)

| Read-write, Volatile. Reset: 0000_0000_0000_0000h.                          |
|-----------------------------------------------------------------------------|
| Support for this register indicated by Core::X86::Cpuid::IbsIdEax[BrnTrgt]. |
| _ccd[7:0]_lthree0_core[7:0]_thread[1:0]; MSRC001_103B                       |

| Bits | Description                                                                                                           |
|------|-----------------------------------------------------------------------------------------------------------------------|
| 63:0 | <b>IbsBrTarget</b> . Read-write, Volatile. Reset: 0000_0000_0000_0000h. The logical address in canonical form for the |
|      | branch target. Contains a valid target if non-0. Qualified by Core::X86::Msr::IBS_OP_DATA[IbsOpBrnRet] == 1.          |

| MSRC001_103C [IBS Fetch Control Extended] (Core::X86::Msr::IC_IBS_EXTD_CTL)                                            |  |  |
|------------------------------------------------------------------------------------------------------------------------|--|--|
| Read-only, Volatile. Reset: 0000_0000_00000_0000h.                                                                     |  |  |
| Support for this register indicated by Core::X86::Cpuid::IbsIdEax[IbsFetchCtlExtd].                                    |  |  |
| _ccd[7:0]_lthrea0_core[7:0]_thread[1:0]; MSRC001_103C                                                                  |  |  |
| Bits Description                                                                                                       |  |  |
| 63:16 Reserved.                                                                                                        |  |  |
| <b>IbsItlbRefillLat: ITLB Refill Latency for the sampled fetch, if there is a reload</b> . Read-only, Volatile. Reset: |  |  |
| 0000h. The number of cycles when the fetch engine is stalled for an ITLB reload for the sampled fetch. If there is     |  |  |
| no reload, the latency is 0.                                                                                           |  |  |

#### 2.1.17 Performance Monitor Counters

#### 2.1.17.1 RDPMC Assignments

There are six core performance event counters per thread, six performance events counters per L3 complex and four Data Fabric performance events counters mapped to the RDPMC instruction as follows:

- The RDPMC[5:0] instruction accesses core events. See 2.1.17.4 [Core Performance Monitor Counters].
- The RDPMC[9:6] instruction accesses data fabric events.
- The RDPMC[F:A] instruction accesses L3 cache events. See 2.1.17.5 [L3 Cache Performance Monitor Counters].

#### 2.1.17.2 Performance Measurement

This section contains AMD's recommended method for collecting microarchitecture performance common to software optimization. This may require combining multiple performance event selections. Table 25 [Guidance for Common Performance Statistics with Complex Event Selects] lists formulas for collecting common performance statistics.

- The term Event is the full value written to Core::X86::Msr::PERF\_CTL0..5.
  - Core PMC select bits [63:36,31:16] are at the user's discretion, (i.e., they are not part of the event selection).
- The term L3Event is the full value written to Core::X86::Msr::ChL3PmcCfg.
- The term DFEvent is the full value written to Core::X86::Msr::DF PERF CTL.

Some UnitMask fields are not disclosed, but may be used by 2.1.17.2 [Performance Measurement].

Table 25: Guidance for Common Performance Statistics with Complex Event Selects

| Description                                                  | Equation                            |
|--------------------------------------------------------------|-------------------------------------|
| Execution-Time Branch Misprediction Ratio (Non-Speculative). | Event[0x4300C3] / Event[0x4300C2]   |
| All Data Cache Accesses                                      | Event[0x430729]                     |
| All L2 Cache Accesses                                        | Event[0x43F960] + Event[0x431F70] + |
|                                                              | Event[0x431F71] + Event[0x431F72]   |
| L2 Cache Access from L1 Instruction Cache Miss (including    | Event[0x431060]                     |
| prefetch)                                                    |                                     |
| L2 Cache Access from L1 Data Cache Miss (including Prefetch) | Event[0x43E860]                     |
| L2 Cache Access from L2 Cache HWPF                           | Event[0x431F70] + Event[0x431F71] + |
|                                                              | Event[0x431F72]                     |

| Alltogolan                                                  | T                                                   |
|-------------------------------------------------------------|-----------------------------------------------------|
| All L2 Cache Misses                                         | Event[0x430964] + Event[0x431F71] + Event[0x431f72] |
| L2 Cache Miss from L1 Instruction Cache Miss                | Event[0x430164]                                     |
| L2 Cache Miss from L1 Data Cache Miss                       | Event[0x430864]                                     |
| L2 Cache Miss from L2 Cache HWPF                            | Event[0x431F71] + Event[0x431F72]                   |
| All L2 Cache Hits                                           | Event[0x43f664] + Event[0x431f70]                   |
| L2 Cache Hit from L1 Instruction Cache Miss                 | Event[0x430664]                                     |
| L2 Cache Hit from L1 Data Cache Miss                        | Event[0x43F064]                                     |
| L2 Cache Hit from L2 Cache HWPF                             | Event[0x431F70]                                     |
| L3 Cache Accesses                                           | L3Event[0x0300C0000040FF04]                         |
| L3 Miss (includes cacheline state change requests)          | L3Event[0x0300C00000400104]                         |
| Average L3 Cache Read Miss Latency (in core clocks)         | L3Event[0x0300C00000400090] * 16 /                  |
|                                                             | L3Event[0x0300C00000401F9a]                         |
| Op Cache (64B) Fetch Miss Ratio                             | Event[0x20043048F] /                                |
| ,                                                           | Event[0x20043078F]                                  |
| Instruction Cache (32B) Fetch Miss Ratio                    | Event[0x10043188E] /                                |
|                                                             | Event[0x100431F8E]                                  |
| L1 Data Cache Fills: From Memory                            | Event[0x434844]                                     |
| L1 Data Cache Fills: From Remote Node                       | Event[0x435044]                                     |
| L1 Data Cache Fills: From within Same CCX                   | Event[0x430344]                                     |
| L1 Data Cache Fills: From External CCX Cache                | Event[0x431444]                                     |
| L1 Data Cache Fills: All                                    | Event[0x43FF44]                                     |
| L1 ITLB Misses                                              | Event[0x430084] + Event[0x430785]                   |
| L2 ITLB Misses & Instruction page walk                      | Event[0x430785]                                     |
| L1 DTLB Misses                                              | Event[0x43FF45]                                     |
| L2 DTLB Misses & Data page walk                             | Event[0x43F045]                                     |
| All TLBs Flushed                                            | Event[0x43FF78]                                     |
| Macro-ops Dispatched                                        | Event[0x4388AB]+Event[0x4384AB]                     |
| Mixed SSE/AVX Stalls                                        | Event[0x430E0E]                                     |
| Macro-ops Retired                                           | Event[0x4300C1]                                     |
| Approximate: Outbound data bytes for all Remote Links for a | (DfEvent[0x00000007004002C7] +                      |
| node (die)                                                  | DfEvent[0x0000000800400207] +                       |
|                                                             | = =                                                 |
|                                                             |                                                     |
|                                                             | 1 \ -                                               |
| node (die)                                                  |                                                     |
|                                                             |                                                     |
|                                                             |                                                     |
|                                                             |                                                     |
|                                                             |                                                     |
|                                                             |                                                     |
| Approximate: Outbound data bytes for all Remote Links for a | (DfEvent[0x00000007004002C7] +                      |

## 2.1.17.3 Large Increment per Cycle Events

*Table 26: PMC\_Definitions* 

| Term       | Description                                                                                      |  |
|------------|--------------------------------------------------------------------------------------------------|--|
| MergeEvent | A PMC event that is capable of counter increments greater than 15, thus requiring merging a pair |  |

of even/odd performance monitors.

The maximum increment for a regular performance event is 15 (i.e., a 4-bit event). However some event types can have a larger increments every cycle (example: Core::X86::Pmc::Core::FpRetSseAvxOps).

An option is provided for merging a pair of even/odd performance monitors to acquire an accurate count. First the odd numbered Core::X86::Msr::PERF CTL0..5 is programmed with the event Core::X86::Pmc::Core::Merge (PMCxFFF) with the enable bit (En) turned on and with the remaining bits off. Then the corresponding even numbered Core::X86::Msr::PERF\_CTL0..5 is programmed with the desired PMC event. The performance monitor combines the count value to an 8-bit increment event and extends the counter to a 64-bit counter.

Software wanting to preload a value to a merged counter pair writes the high-order 16-bit value to the low-order 16 bits of the odd counter and then writes the low-order 48-bit value to the even counter. Reading the even counter of the merged counter pair returns the full 64-bit value.

If an even performance monitor is programmed with the event Core::X86::Pmc::Core::Merge the Read results are undetermined. If an even performance monitor is programmed with a non-merge-able event (i.e., a 4-bit event) while the corresponding odd performance monitor is programmed as Merge, the Read results are undetermined. When discontinuing use of a merged counter pair, clear the Merge event from the odd performance monitor.

## PMCxFFF [Merge] (Core::X86::Pmc::Core::Merge) See 2.1.17.3 [Large Increment per Cycle Events]. PMCxFFF Bits Description

| 7:0 | Reserved. |
|-----|-----------|
|     |           |

#### 2.1.17.4 **Core Performance Monitor Counters**

This section provides the core performance counter events that may be selected through

Core::X86::Msr::PERF CTL0[EventSelect[11:8],EventSelect[7:0],UnitMask]. See Core::X86::Msr::PERF CTR. See

Core::X86::Msr::PERF LEGACY CTL0..3 and Core::X86::Msr::PERF LEGACY CTR.

#### 2.1.17.4.1 Floating-Point (FP) Events

#### PMCx003 [Retired SSE/AVX FLOPs] (Core::X86::Pmc::Core::FpRetSseAvxOps)

Read-write. Reset: 00h.

This is a retire-based event. The number of retired SSE/AVX FLOPs. The number of events logged per cycle can vary from 0 to 64. This event requires the use of the MergeEvent since it can count above 15 events per cycle. See 2.1.17.3 [Large Increment per Cycle Events]. It does not provide a useful count without the use of the MergeEvent.

| PMCx00 | PMCx003                                                                                                              |  |
|--------|----------------------------------------------------------------------------------------------------------------------|--|
| Bits   | Description                                                                                                          |  |
| 7:4    | Reserved.                                                                                                            |  |
| 3      | <b>MacFLOPs</b> : <b>Multiply-Accumulate FLOPs</b> . Read-write. Reset: 0. Each MAC operation is counted as 2 FLOPS. |  |
| 2      | DivFLOPs: Divide/square root FLOPs. Read-write. Reset: 0.                                                            |  |
| 1      | MultFLOPs: Multiply FLOPs. Read-write. Reset: 0.                                                                     |  |
| 0      | AddSubFLOPs: Add/subtract FLOPs. Read-write. Reset: 0.                                                               |  |

#### PMCx005 [Retired Serializing Ops] (Core::X86::Pmc::Core::FpRetiredSerOps)

| Read-write. Reset: 00h. |
|-------------------------|
|-------------------------|

The number of serializing Ops retired.

PMCx005

#### Bits Description

| 7:4 | Reserved.                                                                                                         |
|-----|-------------------------------------------------------------------------------------------------------------------|
| 3   | SseBotRet. Read-write. Reset: 0. SSE/AVX bottom-executing ops retired.                                            |
| 2   | SseCtrlRet. Read-write. Reset: 0. SSE/AVX control word mispredict traps.                                          |
| 1   | <b>X87BotRet</b> . Read-write. Reset: 0. x87 bottom-executing ops retired.                                        |
| 0   | <b>X87CtrlRet</b> . Read-write. Reset: 0. x87 control word mispredict traps due to mispredictions in RC or PC, or |
|     | changes in Exception Mask bits.                                                                                   |

## PMCx00E [FP Dispatch Faults] (Core::X86::Pmc::Core::FpDispFaults)

| Read-write. Reset: 00h.         |                                                       |  |
|---------------------------------|-------------------------------------------------------|--|
| Floating-point Dispatch Faults. |                                                       |  |
| PMCx00                          | PMCx00E                                               |  |
| Bits                            | Description                                           |  |
| 7:4                             | Reserved.                                             |  |
| 3                               | YmmSpillFault: YMM Spill fault. Read-write. Reset: 0. |  |
| 2                               | YmmFillFault: YMM Fill fault. Read-write. Reset: 0.   |  |
| 1                               | XmmFillFault: XMM Fill fault. Read-write. Reset: 0.   |  |
| 0                               | x87FillFault: x87 Fill fault. Read-write. Reset: 0.   |  |

#### 2.1.17.4.2 LS Events

## PMCx024 [Bad Status 2] (Core::X86::Pmc::Core::LsBadStatus2)

| Read-  | Read-write. Reset: 00h.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| PMCx02 | PMCx024                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| Bits   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 7:2    | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 1      | <b>StliOther</b> . Read-write. Reset: 0. Store-to-load conflicts: A load was unable to complete due to a non-forwardable conflict with an older store. Most commonly, a load's address range partially but not completely overlaps with an uncompleted older store. Software can avoid this problem by using same-size and same-alignment loads and stores when accessing the same data. Vector/SIMD code is particularly susceptible to this problem; software should construct wide vector stores by manipulating vector elements in registers using shuffle/blend/swap instructions prior to storing to memory, instead of using narrow element-by-element stores. |  |
| 0      | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |

## PMCx025 [Retired Lock Instructions] (Core::X86::Pmc::Core::LsLocks)

| Read- | Read-write. Reset: 00h.                                       |  |
|-------|---------------------------------------------------------------|--|
| PMCx0 | PMCx025                                                       |  |
| Bits  | Description                                                   |  |
| 7:1   | Reserved.                                                     |  |
| 0     | BusLock. Read-write. Reset: 0. Comparable to legacy bus lock. |  |

## PMCx026 [Retired CLFLUSH Instructions] (Core::X86::Pmc::Core::LsRetClClush)

| The  | The number of retired CLFLUSH instructions. This is a non-speculative event. |  |
|------|------------------------------------------------------------------------------|--|
| PMCx | PMCx026                                                                      |  |
| Bits | Description                                                                  |  |
| 7:0  | Reserved.                                                                    |  |

## PMCx027 [Retired CPUID Instructions] (Core::X86::Pmc::Core::LsRetCpuid)

| The n  | The number of CPUID instructions retired. |  |
|--------|-------------------------------------------|--|
| PMCx02 | PMCx027                                   |  |
| Bits   | Description                               |  |
| 7:0    | Reserved.                                 |  |

| PMCx029 [LS Dispatch] (Core::X86::Pmc::Core::LsDispatch)                                |                                                                                                                               |  |
|-----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--|
| Read-write. Reset: 00h.                                                                 |                                                                                                                               |  |
| Counts the number of operations dispatched to the LS unit. Unit Masks events are ADDed. |                                                                                                                               |  |
| PMCx02                                                                                  | PMCx029                                                                                                                       |  |
| Bits                                                                                    | Description                                                                                                                   |  |
| 7:3                                                                                     | Reserved.                                                                                                                     |  |
| 2                                                                                       | <b>LdStDispatch</b> : <b>Load-op-Store Dispatch</b> . Read-write. Reset: 0. Dispatch of a single op that performs a load from |  |
|                                                                                         | and store to the same memory address.                                                                                         |  |
| 1                                                                                       | <b>StoreDispatch</b> . Read-write. Reset: 0. Dispatch of a single op that performs a memory store.                            |  |

## PMCx02B [SMIs Received] (Core::X86::Pmc::Core::LsSmiRx)

|        | ,                                   |  |
|--------|-------------------------------------|--|
| Reset: | Reset: 00h.                         |  |
| Count  | Counts the number of SMIs received. |  |
| PMCx02 | PMCx02B                             |  |
| Bits   | Description                         |  |
| 7:0    | Reserved.                           |  |

**LdDispatch**. Read-write. Reset: 0. Dispatch of a single op that performs a memory load.

## PMCx02C [Interrupts Taken] (Core::X86::Pmc::Core::LsIntTaken)

| 1 1/1 02 | Throwere [interrupts runen] (coreroom memooreEsimerunen) |  |  |
|----------|----------------------------------------------------------|--|--|
| Reset:   | Reset: 00h.                                              |  |  |
| Count    | Counts the number of interrupts taken.                   |  |  |
| PMCx02C  |                                                          |  |  |
| Bits     | Bits Description                                         |  |  |
| 7:0      | Reserved.                                                |  |  |

## PMCx035 [Store to Load Forward] (Core::X86::Pmc::Core::LsSTLF)

| Numb   | Number of STLF hits. |  |
|--------|----------------------|--|
| PMCx03 | PMCx035              |  |
| Bits   | Description          |  |
| 7:0    | Reserved.            |  |

## PMCx037 [Store Commit Cancels 2] (Core::X86::Pmc::Core::LsStCommitCancel2)

| Read- | -write. Reset: 00h.                                                                                               |  |  |
|-------|-------------------------------------------------------------------------------------------------------------------|--|--|
| PMCx0 | PMCx037                                                                                                           |  |  |
| Bits  | Description                                                                                                       |  |  |
| 7:1   | Reserved.                                                                                                         |  |  |
| 0     | <b>StCommitCancelWcbFull</b> . Read-write. Reset: 0. A non-cacheable store and the non-cacheable commit buffer is |  |  |
|       | full.                                                                                                             |  |  |

## PMCx041 [LS MAB Allocates by Type] (Core::X86::Pmc::Core::LsMabAlloc)

| PIVICX | 1041 [L5 I                               | VIAB Allocates by Type] (Core::X86::Pilic::Core::LsMadAlloc) |  |  |  |  |
|--------|------------------------------------------|--------------------------------------------------------------|--|--|--|--|
| Read-v | d-write. Reset: 00h.                     |                                                              |  |  |  |  |
| Counts | s when a L                               | S pipe allocates a MAB entry.                                |  |  |  |  |
| PMCx04 | 1                                        |                                                              |  |  |  |  |
| Bits   | Description                              |                                                              |  |  |  |  |
| 7      | Reserved.                                | served.                                                      |  |  |  |  |
| 6:0    | LsMabAllocation. Read-write. Reset: 00h. |                                                              |  |  |  |  |
|        | ValidValues:                             |                                                              |  |  |  |  |
|        | Value                                    | Value Description                                            |  |  |  |  |
|        | 3Eh-                                     | Reserved.                                                    |  |  |  |  |
|        | 00h                                      |                                                              |  |  |  |  |
|        | 3Fh Load Store Allocations.              |                                                              |  |  |  |  |
|        | 40h                                      | Hardware Prefetcher Allocations.                             |  |  |  |  |

| 7Eh-<br>41h | Reserved.        |  |
|-------------|------------------|--|
| 7Fh         | All Allocations. |  |

## PMCx043 [Demand Data Cache Fills by Data Source] (Core::X86::Pmc::Core::LsDmndFillsFromSys)

| Read-  | Read-write. Reset: 00h.                                                                 |  |  |
|--------|-----------------------------------------------------------------------------------------|--|--|
| Dema   | nd Data Cache Fills by Data Source.                                                     |  |  |
| PMCx04 | 43                                                                                      |  |  |
| Bits   | Description                                                                             |  |  |
| 7      | Reserved.                                                                               |  |  |
| 6      | <b>MemIoRemote</b> . Read-write. Reset: 0. From DRAM or IO connected in different Node. |  |  |
| 5      | Reserved.                                                                               |  |  |
| 4      | ExtCacheRemote. Read-write. Reset: 0. From CCX Cache in different Node.                 |  |  |
| 3      | MemIoLocal. Read-write. Reset: 0. From DRAM or IO connected in same node.               |  |  |
| 2      | <b>ExtCacheLocal</b> . Read-write. Reset: 0. From cache of different CCX in same node.  |  |  |
| 1      | IntCache. Read-write. Reset: 0. From L3 or different L2 in same CCX.                    |  |  |
| 0      | LclL2. Read-write. Reset: 0. From Local L2 to the core.                                 |  |  |

## PMCx044 [Any Data Cache Fills by Data Source] (Core::X86::Pmc::Core::LsAnyFillsFromSys)

| Read-  | Read-write. Reset: 00h.                                                                |  |  |
|--------|----------------------------------------------------------------------------------------|--|--|
| Any D  | Any Data Cache Fills by Data Source.                                                   |  |  |
| PMCx04 | 14                                                                                     |  |  |
| Bits   | Description                                                                            |  |  |
| 7      | Reserved.                                                                              |  |  |
| 6      | MemIoRemote. Read-write. Reset: 0. From DRAM or IO connected in different Node.        |  |  |
| 5      | Reserved.                                                                              |  |  |
| 4      | ExtCacheRemote. Read-write. Reset: 0. From CCX Cache in different Node.                |  |  |
| 3      | MemIoLocal. Read-write. Reset: 0. From DRAM or IO connected in same node.              |  |  |
| 2      | <b>ExtCacheLocal</b> . Read-write. Reset: 0. From cache of different CCX in same node. |  |  |
| 1      | IntCache. Read-write. Reset: 0. From L3 or different L2 in same CCX.                   |  |  |
| 0      | LclL2. Read-write. Reset: 0. From Local L2 to the core.                                |  |  |

## PMCx045 [L1 DTLB Misses] (Core::X86::Pmc::Core::LsL1DTlbMiss)

| 1 1/1 02 | XV45 [LT DTLD Misses] (CoreXvv1 mcCoreLsLtDTlb/ms)                                                               |  |  |
|----------|------------------------------------------------------------------------------------------------------------------|--|--|
| Read-    | Read-write. Reset: 00h.                                                                                          |  |  |
|          |                                                                                                                  |  |  |
| PMCx04   | <b>1</b> 5                                                                                                       |  |  |
| Bits     | Description                                                                                                      |  |  |
| 7        | <b>TlbReload1GL2Miss</b> . Read-write. Reset: 0. DTLB reload to a 1-G page that also missed in the L2 TLB.       |  |  |
| 6        | <b>TlbReload2ML2Miss</b> . Read-write. Reset: 0. DTLB reload to a 2-M page that also missed in the L2 TLB.       |  |  |
| 5        | TlbReloadCoalescedPageMiss. Read-write. Reset: 0. DTLB reload to a coalesced page that also missed in the        |  |  |
|          | L2 TLB.                                                                                                          |  |  |
| 4        | <b>TlbReload4KL2Miss</b> . Read-write. Reset: 0. DTLB reload to a 4-K page that missed the L2 TLB.               |  |  |
| 3        | <b>TlbReload1GL2Hit</b> . Read-write. Reset: 0. DTLB reload to a 1-G page that hit in the L2 TLB.                |  |  |
| 2        | <b>TlbReload2ML2Hit</b> . Read-write. Reset: 0. DTLB reload to a 2-M page that hit in the L2 TLB.                |  |  |
| 1        | <b>TlbReloadCoalescedPageHit</b> . Read-write. Reset: 0. DTLB reload to a coalesced page that hit in the L2 TLB. |  |  |
| 0        | <b>TlbReload4KL2Hit</b> . Read-write. Reset: 0. DTLB reload to a 4-K page that hit in the L2 TLB.                |  |  |

## PMCx047 [Misaligned loads] (Core::X86::Pmc::Core::LsMisalLoads)

| Read-  |             | 00h. |  |  |  |  |
|--------|-------------|------|--|--|--|--|
| PMCx04 | 47          |      |  |  |  |  |
| Bits   | Description | 1    |  |  |  |  |

| 7:2 | Reserved.                                                                                           |
|-----|-----------------------------------------------------------------------------------------------------|
| 1   | MA4K. Read-write. Reset: 0. The number of 4-KB misaligned (i.e., page crossing) loads.              |
| 0   | <b>MA64</b> . Read-write. Reset: 0. The number of 64-B misaligned (i.e., cacheline crossing) loads. |

## PMCx04B [Prefetch Instructions Dispatched] (Core::X86::Pmc::Core::LsPrefInstrDisp)

| Read-  | Read-write. Reset: 00h.                                                                                |  |  |
|--------|--------------------------------------------------------------------------------------------------------|--|--|
| Softw  | Software Prefetch Instructions Dispatched (Speculative).                                               |  |  |
| PMCx04 | 4B                                                                                                     |  |  |
| Bits   | Description                                                                                            |  |  |
| 7:3    | Reserved.                                                                                              |  |  |
| 2      | <b>PREFETCHNTA</b> . Read-write. Reset: 0. PrefetchNTA instruction. See docAPM3 PREFETCHlevel.         |  |  |
| 1      | <b>PREFETCHW</b> . Read-write. Reset: 0. PrefetchW instruction. See docAPM3 PREFETCHW.                 |  |  |
| 0      | <b>PREFETCH</b> . Read-write. Reset: 0. PrefetchT0, T1 and T2 instructions. See docAPM3 PREFETCHlevel. |  |  |

## PMCx052 [Ineffective Software Prefetches] (Core::X86::Pmc::Core::LsInefSwPref)

| Read-  | write. Reset: 00n.                                                                                              |  |  |
|--------|-----------------------------------------------------------------------------------------------------------------|--|--|
| The n  | The number of software prefetches that did not fetch data outside of the processor core.                        |  |  |
| PMCx05 | 52                                                                                                              |  |  |
| Bits   | Description                                                                                                     |  |  |
| 7:2    | Reserved.                                                                                                       |  |  |
| 1      | <b>MabMchCnt</b> . Read-write. Reset: 0. Software PREFETCH instruction saw a match on an already-allocated miss |  |  |
|        | request buffer.                                                                                                 |  |  |
| 0      | <b>DataPipeSwPfDcHit</b> . Read-write. Reset: 0. Software PREFETCH instruction saw a DC hit.                    |  |  |

## PMCx059 [Software Prefetch Data Cache Fills] (Core::X86::Pmc::Core::LsSwPfDcFills)

| Read-  | Read-write. Reset: 00h.                                                                 |  |  |
|--------|-----------------------------------------------------------------------------------------|--|--|
| Softwa | Software Prefetch Data Cache Fills by Data Source.                                      |  |  |
| PMCx05 | 59                                                                                      |  |  |
| Bits   | Description                                                                             |  |  |
| 7      | Reserved.                                                                               |  |  |
| 6      | <b>MemIoRemote</b> . Read-write. Reset: 0. From DRAM or IO connected in different Node. |  |  |
| 5      | Reserved.                                                                               |  |  |
| 4      | <b>ExtCacheRemote</b> . Read-write. Reset: 0. From CCX Cache in different Node.         |  |  |
| 3      | <b>MemIoLocal</b> . Read-write. Reset: 0. From DRAM or IO connected in same node.       |  |  |
| 2      | <b>ExtCacheLocal</b> . Read-write. Reset: 0. From cache of different CCX in same node.  |  |  |
| 1      | <b>IntCache</b> . Read-write. Reset: 0. From L3 or different L2 in same CCX.            |  |  |
| 0      | LclL2. Read-write. Reset: 0. From Local L2 to the core.                                 |  |  |

## PMCx05A [Hardware Prefetch Data Cache Fills] (Core::X86::Pmc::Core::LsHwPfDcFills)

| Read-  | Read-write. Reset: 00h.                                                                |  |  |
|--------|----------------------------------------------------------------------------------------|--|--|
| Hardw  | Hardware Prefetch Data Cache Fills by Data Source.                                     |  |  |
| PMCx05 | SA .                                                                                   |  |  |
| Bits   | Description                                                                            |  |  |
| 7      | Reserved.                                                                              |  |  |
| 6      | MemIoRemote. Read-write. Reset: 0. From DRAM or IO connected in different Node.        |  |  |
| 5      | Reserved.                                                                              |  |  |
| 4      | ExtCacheRemote. Read-write. Reset: 0. From CCX Cache in different Node.                |  |  |
| 3      | MemIoLocal. Read-write. Reset: 0. From DRAM or IO connected in same node.              |  |  |
| 2      | <b>ExtCacheLocal</b> . Read-write. Reset: 0. From cache of different CCX in same node. |  |  |
| 1      | IntCache. Read-write. Reset: 0. From L3 or different L2 in same CCX.                   |  |  |
| 0      | LclL2. Read-write. Reset: 0. From Local L2 to the core.                                |  |  |

#### PMCx05F [Count of Allocated Mabs] (Core::X86::Pmc::Core::LsAllocMabCount)

This event counts the in-flight L1 data cache misses (allocated Miss Address Buffers) divided by 4 and rounded down each cycle unless used with the MergeEvent functionality. If the MergeEvent is used, it counts the exact number of outstanding L1 data cache misses. See 2.1.17.3 [Large Increment per Cycle Events].

PMCx05F

| Bits | Description |
|------|-------------|
| 7:0  | Reserved.   |

#### PMCx076 [Cycles not in Halt] (Core::X86::Pmc::Core::LsNotHaltedCyc)

| PMCx07 | 76          |
|--------|-------------|
| Bits   | Description |
| 7:0    | Reserved.   |

## PMCx078 [All TLB Flushes] (Core::X86::Pmc::Core::LsTlbFlush)

Read-write. Reset: 00h. Requires unit mask 0xFF to engage event for counting. PMCx078

| 7:0 | <b>All</b> . Read-write. Reset: 00h. |
|-----|--------------------------------------|
|     | ValidValues:                         |

Bits Description

Value Description

| FEh- | Reserved.       |
|------|-----------------|
| 00h  |                 |
| FFh  | All TLB Flushes |

#### 2.1.17.4.3 IC and BP Events

Note: All instruction cache events are speculative events unless specified otherwise.

#### PMCx082 [Instruction Cache Refills from L2] (Core::X86::Pmc::Core::IcCacheFillL2)

The number of 64-byte instruction cache lines fulfilled from the L2 cache.

PMCx082 Bits Description

7:0 Reserved.

## PMCx083 [Instruction Cache Refills from System] (Core::X86::Pmc::Core::IcCacheFillSys)

The number of 64-byte instruction cache line fulfilled from system memory or another cache.

PMCx083

Bits Description 7:0 Reserved.

#### PMCx084 [L1 ITLB Miss, L2 ITLB Hit] (Core::X86::Pmc::Core::BpL1TlbMissL2TlbHit)

The number of instruction fetches that miss in the L1 ITLB but hit in the L2 ITLB.

PMCx084

Bits | Description

#### 7:0 Reserved.

## PMCx085 [ITLB Reload from Page-Table walk] (Core::X86::Pmc::Core::BpL1TlbMissL2TlbMiss)

Read-write. Reset: 00h.

The number of valid fills into the ITLB originating from the LS Page-Table Walker. Tablewalk requests are issued for L1-ITLB and L2-ITLB misses.

PMCx085

| Bits | Description                                                              |  |
|------|--------------------------------------------------------------------------|--|
| 7:4  | Reserved.                                                                |  |
| 3    | <b>Coalesced4K</b> . Read-write. Reset: 0. Walk for >4-K Coalesced page. |  |
| 2    | IF1G. Read-write. Reset: 0. Walk for 1-G page.                           |  |
| 1    | <b>IF2M</b> . Read-write. Reset: 0. Walk for 2-M page.                   |  |
| 0    | IF4K. Read-write. Reset: 0. Walk to 4-K page.                            |  |

## PMCx08B [L2 Branch Prediction Overrides Existing Prediction (speculative)]

(Core::X86::Pmc::Core::BpL2BTBCorrect)

| PMCx08B |             |  |
|---------|-------------|--|
| Bits    | Description |  |
| 7:0     | Reserved.   |  |

#### PMCx08E [Dynamic Indirect Predictions] (Core::X86::Pmc::Core::BpDynIndPred)

The number of times a branch used the indirect predictor to make a prediction.

PMCx08E

Bits Description

7:0 Reserved.

#### PMCx091 [Decode Redirects] (Core::X86::Pmc::Core::BpDeReDirect)

Reset: 00h.

The number of times the instruction decoder overrides the predicted target.

PMCx091

Bits Description

7:0 Reserved.

#### PMCx094 [L1 TLB Hits for Instruction Fetch] (Core::X86::Pmc::Core::BpL1TlbFetchHit)

Read-write. Reset: 00h.

The number of instruction fetches that hit in the L1 ITLB.

PMCx094

Bits Description

7:3 Reserved.

2 IF1G. Read-write. Reset: 0. L1 Instruction TLB hit (1-G page size).

1 IF2M. Read-write. Reset: 0. L1 Instruction TLB hit (2-M page size).

0 IF4K. Read-write. Reset: 0. L1 Instruction TLB hit (4-K or 16-K page size).

#### PMCx18E [IC Tag Hit/Miss Events] (Core::X86::Pmc::Core::IcTagHitMiss)

Read-write. Reset: 00h. Counts various IC tag related hit and miss events. PMCx18E Bits Description 7:5 Reserved. **IcAccessTypes**. Read-write. Reset: 00h. Instruction Cache accesses. 4:0 ValidValues: **Description** Value 06h-00h Reserved. 07h Instruction Cache Hit. 17h-08h Reserved. 18h Instruction Cache Miss. 1Eh-Reserved. 19h

| 1Fh | All Instruction Cache Accesses. |
|-----|---------------------------------|
|     |                                 |

## PMCx28F [Op Cache Hit/Miss] (Core::X86::Pmc::Core::OpCacheHitMiss)

Read-write. Reset: 00h. Counts Op Cache micro-tag hit/miss events.

PMCx28F

| Bits | Description |
|------|-------------|
| 7:3  | Reserved.   |

2:0 **OpCacheAccesses**. Read-write. Reset: 0h.

| Valid Val | Valid Values:          |  |
|-----------|------------------------|--|
| Value     | Description            |  |
| 2h-0h     | Reserved.              |  |
| 3h        | Op Cache Hit.          |  |
| 4h        | Op Cache Miss.         |  |
| 6h-5h     | Reserved.              |  |
| 7h        | All Op Cache accesses. |  |

#### 2.1.17.4.4 **DE Events**

## PMCx0A9 [Op Queue Empty] (Core::X86::Pmc::Core::DeOpQueueEmpty)

| Reset: uun.                         |  |
|-------------------------------------|--|
| Cycles where the Op Oueue is empty. |  |

PMCx0A9

| Bits | Description |
|------|-------------|
| 7:0  | Reserved.   |

#### PMCx0AA [Source of Op Dispatched From Decoder] (Core::X86::Pmc::Core::DeSrcOpDisp)

Read-write. Reset: 00h.

Counts the number of ops dispatched from the decoder classified by op source.

See docRevG erratum #1287.

PMCx0AA

| I IVICAUI | MONUTE.                                                                                               |  |
|-----------|-------------------------------------------------------------------------------------------------------|--|
| Bits      | Description                                                                                           |  |
| 7:2       | Reserved.                                                                                             |  |
| 1         | <b>OpCache</b> . Read-write. Reset: 0. Count of ops fetched from Op Cache and dispatched.             |  |
| 0         | <b>x86Decoder</b> . Read-write. Reset: 0. Count of ops fetched from Instruction Cache and dispatched. |  |

## PMCx0AB [Types of Ops Dispatched From Decoder] (Core::X86::Pmc::Core::DeDisOpsFromDecoder)

Read-write. Reset: 00h.

Counts the number of ops dispatched from the decoder classified by op type. The UnitMask value encodes which types of ops are counted.

| PMC | Cx0A | В                                                                                                             |                  |  |
|-----|------|---------------------------------------------------------------------------------------------------------------|------------------|--|
| Bi  | ts   | Description                                                                                                   |                  |  |
| 7   | 7    | <b>OpCountingMode</b> . Read-write. Reset: 0. 0=Count aligns with IBS count. 1=Count aligns with retire count |                  |  |
|     |      | (PMCx0C1).                                                                                                    |                  |  |
| 6:  | :5   | Reserved.                                                                                                     |                  |  |
| 4:  | :0   | DispOpType. Read-write. Reset: 00h.                                                                           |                  |  |
|     |      | ValidValues:                                                                                                  |                  |  |
|     |      | Value                                                                                                         | Description      |  |
|     |      | 03h-00h                                                                                                       | Reserved.        |  |
|     |      | 04h                                                                                                           | Any FP dispatch. |  |

| 07h-05h | Reserved.             |  |
|---------|-----------------------|--|
| 08h     | Any Integer dispatch. |  |
| 1Fh-09h | Reserved.             |  |

## PMCx0AE [Dispatch Resource Stall Cycles 1] (Core::X86::Pmc::Core::DeDisDispatchTokenStalls1)

Read-write. Reset: 00h.

Cycles where a dispatch group is valid but does not get dispatched due to a Token Stall. Also counts cycles when the thread is not selected to dispatch but would have been stalled due to a Token Stall.

| thread is not selected to disputen but would have been staired due to a Token stair. |                                                                                                                                 |  |
|--------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--|
| PMCx0AE                                                                              |                                                                                                                                 |  |
| Bits                                                                                 | Description                                                                                                                     |  |
| 7                                                                                    | <b>FpFlushRecoveryStall</b> . Read-write. Reset: 0. FP Flush recovery stall.                                                    |  |
| 6                                                                                    | <b>FPSchRsrcStall: FP scheduler resource stall.</b> Read-write. Reset: 0. Applies to ops that use the FP scheduler.             |  |
| 5                                                                                    | <b>FpRegFileRsrcStall: floating-point register file resource stall.</b> Read-write. Reset: 0. Applies to all FP ops that        |  |
|                                                                                      | have a destination register.                                                                                                    |  |
| 4                                                                                    | TakenBrnchBufferRsrc: taken branch buffer resource stall. Read-write. Reset: 0.                                                 |  |
| 3                                                                                    | Reserved.                                                                                                                       |  |
| 2                                                                                    | <b>StoreQueueRsrcStall</b> : <b>Store Queue resource stall</b> . Read-write. Reset: 0. Applies to all ops with store semantics. |  |
| 1                                                                                    | <b>LoadQueueRsrcStall</b> : <b>Load Queue resource stall</b> . Read-write. Reset: 0. Applies to all ops with load semantics.    |  |
| 0                                                                                    | IntPhyRegFileRsrcStall: Integer Physical Register File resource stall. Read-write. Reset: 0. Integer Physical                   |  |
|                                                                                      | Register File, applies to all ops that have an integer destination register.                                                    |  |

## PMCx0AF [Dynamic Tokens Dispatch Stall Cycles 2] (Core::X86::Pmc::Core::DeDisDispatchTokenStalls2)

Read-write. Reset: 00h.

Cycles where a dispatch group is valid but does not get dispatched due to a token stall.

PMCx0AF

| FIVICAUE |                                                                                             |  |
|----------|---------------------------------------------------------------------------------------------|--|
| Bits     | Description                                                                                 |  |
| 7:6      | Reserved.                                                                                   |  |
| 5        | RetireTokenStall. Read-write. Reset: 0. Insufficient Retire Queue tokens available.         |  |
| 4        | Reserved.                                                                                   |  |
| 3        | IntSch3TokenStall. Read-write. Reset: 0. No tokens for Integer Scheduler Queue 3 available. |  |
| 2        | IntSch2TokenStall. Read-write. Reset: 0. No tokens for Integer Scheduler Queue 2 available. |  |
| 1        | IntSch1TokenStall. Read-write. Reset: 0. No tokens for Integer Scheduler Queue 1 available. |  |
| 0        | IntSch0TokenStall. Read-write. Reset: 0. No tokens for Integer Scheduler Queue 0 available. |  |

#### 2.1.17.4.5 EX (SC) Events

#### PMCx0C0 [Retired Instructions] (Core::X86::Pmc::Core::ExRetInstr)

The number of instructions retired.

PMCx0C0

Bits Description

7:0 Reserved.

## PMCx0C1 [Retired Ops] (Core::X86::Pmc::Core::ExRetOps)

| Thronoct [redict ops] (outenitoni menostenzimetops) |             |  |
|-----------------------------------------------------|-------------|--|
| The number of macro-ops retired.                    |             |  |
| PMCx0C1                                             |             |  |
| Bits                                                | Description |  |
| 7:0                                                 | Reserved.   |  |

## PMCx0C2 [Retired Branch Instructions] (Core::X86::Pmc::Core::ExRetBrn)

The number of branch instructions retired. This includes all types of architectural control flow changes, including

| excep | exceptions and interrupts. |  |  |
|-------|----------------------------|--|--|
| PMCx0 | MCx0C2                     |  |  |
| Bits  | Description                |  |  |
| 7:0   | Reserved.                  |  |  |

## PMCx0C3 [Retired Branch Instructions Mispredicted] (Core::X86::Pmc::Core::ExRetBrnMisp)

| The number of retired branch instructions, that were mispredicted. |
|--------------------------------------------------------------------|
| PMCx0C3                                                            |

| Bits | Description |
|------|-------------|
| 7:0  | Reserved.   |

## PMCx0C4 [Retired Taken Branch Instructions] (Core::X86::Pmc::Core::ExRetBrnTkn)

The number of taken branches that were retired. This includes all types of architectural control flow changes, including exceptions and interrupts.

PMCx0C4

| Bits | Description |
|------|-------------|
| 7:0  | Reserved.   |

## PMCx0C5 [Retired Taken Branch Instructions Mispredicted] (Core::X86::Pmc::Core::ExRetBrnTknMisp)

The number of retired taken branch instructions that were mispredicted.

PMCx0C5

| Bits | Description |
|------|-------------|
| 7:0  | Reserved.   |

#### PMCx0C6 [Retired Far Control Transfers] (Core::X86::Pmc::Core::ExRetBrnFar)

The number of far control transfers retired including far call/jump/return, IRET, SYSCALL and SYSRET, plus exceptions and interrupts. Far control transfers are not subject to branch prediction.

PMCx0C6

| Bits | Description |
|------|-------------|
| 7:0  | Reserved.   |

#### PMCx0C8 [Retired Near Returns] (Core::X86::Pmc::Core::ExRetNearRet)

The number of near return instructions (RET or RET Iw) retired.

PMCx0C8

| Bits | Description |
|------|-------------|
| 7:0  | Reserved.   |

## PMCx0C9 [Retired Near Returns Mispredicted] (Core::X86::Pmc::Core::ExRetNearRetMispred)

The number of near returns retired that were not correctly predicted by the return address predictor. Each such mispredict incurs the same penalty as a mispredicted conditional branch instruction.

PMCx0C9

| PMCx00 | CXOC9       |  |
|--------|-------------|--|
| Bits   | Description |  |
| 7:0    | Reserved.   |  |

## PMCx0CA [Retired Indirect Branch Instructions Mispredicted] (Core::X86::Pmc::Core::ExRetBrnIndMisp)

The number of indirect branches retired that were not correctly predicted. Each such mispredict incurs the same penalty as a mispredicted conditional branch instruction. Note that only EX mispredicts are counted.

PMCx0CA

| Bits | Description |
|------|-------------|
| 7:0  | Reserved.   |

## PMCx0CB [Retired MMX/FP Instructions] (Core::X86::Pmc::Core::ExRetMmxFpInstr)

Read-write. Reset: 00h.

The number of MMX, SSE or x87 instructions retired. The UnitMask allows the selection of the individual classes of instructions as given in the table. Each increment represents one complete instruction. Since this event includes non-numeric instructions it is not suitable for measuring MFLOPs.

#### PMCx0CB

| 1 11101101 | THOMOD                                                                                                       |  |
|------------|--------------------------------------------------------------------------------------------------------------|--|
| Bits       | Description                                                                                                  |  |
| 7:3        | Reserved.                                                                                                    |  |
| 2          | <b>SseInstr</b> . Read-write. Reset: 0. SSE instructions (SSE, SSE2, SSE3, SSSE3, SSE4A, SSE41, SSE42, AVX). |  |
| 1          | MmxInstr. Read-write. Reset: 0. MMX instructions.                                                            |  |
| 0          | <b>X87Instr: x87 instructions</b> . Read-write. Reset: 0.                                                    |  |

#### PMCx0CC [Retired Indirect Branch Instructions] (Core::X86::Pmc::Core::ExRetIndBrchInstr)

|                                          | - ,         |
|------------------------------------------|-------------|
| The number of indirect branches retired. |             |
| PMCx0CC                                  |             |
|                                          |             |
| Bits                                     | Description |

## PMCx0D1 [Retired Conditional Branch Instructions] (Core::X86::Pmc::Core::ExRetCond)

| PMCx0D1 |             |
|---------|-------------|
| Bits    | Description |
| 7:0     | Reserved.   |

## PMCx0D3 [Div Cycles Busy count] (Core::X86::Pmc::Core::ExDivBusy)

| PMCx0D3 |             |
|---------|-------------|
| Bits    | Description |
| 7:0     | Reserved.   |

## PMCx0D4 [Div Op Count] (Core::X86::Pmc::Core::ExDivCount)

| PMCx0I | PMCx0D4     |  |
|--------|-------------|--|
| Bits   | Description |  |
| 7:0    | Reserved.   |  |

# PMCx1C7 [Retired Mispredicted Branch Instructions due to Direction Mismatch] (Core::X86::Pmc::Core::ExRetMsprdBrnchInstrDirMsmtch)

The number of retired conditional branch instructions that were not correctly predicted because of a branch direction mismatch.

PMCx1C7

| PMCx10 | PMCxIC/     |  |
|--------|-------------|--|
| Bits   | Description |  |
| 7:0    | Reserved.   |  |

#### PMCx1CF [Tagged IBS Ops] (Core::X86::Pmc::Core::ExTaggedIbsOps)

| Read-  | Read-write. Reset: 00h.                                                                                       |  |
|--------|---------------------------------------------------------------------------------------------------------------|--|
| Count  | Counts Op IBS related events.                                                                                 |  |
| PMCx10 | PMCx1CF                                                                                                       |  |
| Bits   | Description                                                                                                   |  |
| 7:3    | Reserved.                                                                                                     |  |
| 2      | <b>IbsCountRollover</b> . Read-write. Reset: 0. Number of times an op could not be tagged by IBS because of a |  |
|        | previous tagged op that has not retired.                                                                      |  |
| 1      | <b>IbsTaggedOpsRet</b> . Read-write. Reset: 0. Number of Ops tagged by IBS that retired.                      |  |
| 0      | <b>IbsTaggedOps</b> . Read-write. Reset: 0. Number of Ops tagged by IBS.                                      |  |

#### PMCx1D0 [Retired Fused Instructions] (Core::X86::Pmc::Core::ExRetFusedInstr)

| Reset: 00h.                        |  |
|------------------------------------|--|
| Counts retired fused instructions. |  |

| PMCx1D0 |             |
|---------|-------------|
| Bits    | Description |
| 7:0     | Reserved.   |

## 2.1.17.4.6 L2 Cache Events

| PMCx060 [Requests to L2 Group1] (Core::X86::Pmc::Core::L2RequestG1) |                                                                                                                               |  |
|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--|
| Read-write. Reset: 00h.                                             |                                                                                                                               |  |
| All L2                                                              | All L2 Cache Requests (Breakdown 1 - Common).                                                                                 |  |
| PMCx06                                                              | 0                                                                                                                             |  |
| Bits                                                                | Description                                                                                                                   |  |
| 7                                                                   | <b>RdBlkL</b> . Read-write. Reset: 0. Data Cache Reads (including hardware and software prefetch).                            |  |
| 6                                                                   | RdBlkX. Read-write. Reset: 0. Data Cache Stores.                                                                              |  |
| 5                                                                   | LsRdBlkC_S. Read-write. Reset: 0. Data Cache Shared Reads.                                                                    |  |
| 4                                                                   | CacheableIcRead. Read-write. Reset: 0. Instruction Cache Reads.                                                               |  |
| 3                                                                   | ChangeToX: Data Cache State Change Requests. Read-write. Reset: 0. Request change to writable, check L2                       |  |
|                                                                     | for current state.                                                                                                            |  |
| 2                                                                   | PrefetchL2Cmd. Read-write. Reset: 0.                                                                                          |  |
| 1                                                                   | <b>L2HwPf</b> : <b>L2 Prefetcher</b> . Read-write. Reset: 0. All prefetches accepted by L2 pipeline, hit or miss. Types of PF |  |
|                                                                     | and L2 hit/miss broken out in a separate perfmon event.                                                                       |  |
| 0                                                                   | Reserved.                                                                                                                     |  |

## PMCx064 [Core to L2 Cacheable Request Access Status] (Core::X86::Pmc::Core::L2CacheReqStat)

| Read-  | Read-write. Reset: 00h.                                                            |  |
|--------|------------------------------------------------------------------------------------|--|
| L2 Ca  | L2 Cache Request Outcomes (not including L2 Prefetch).                             |  |
| PMCx06 | PMCx064                                                                            |  |
| Bits   | Description                                                                        |  |
| 7      | LsRdBlkCS: Data Cache Shared Read Hit in L2. Read-write. Reset: 0.                 |  |
| 6      | LsRdBlkLHitX: Data Cache Read Hit in L2. Read-write. Reset: 0. Modifiable.         |  |
| 5      | LsRdBlkLHitS: Data Cache Read Hit Non-Modifiable Line in L2. Read-write. Reset: 0. |  |
| 4      | LsRdBlkX: Data Cache Store or State Change Hit in L2. Read-write. Reset: 0.        |  |
| 3      | LsRdBlkC: Data Cache Req Miss in L2 (all types). Read-write. Reset: 0.             |  |
| 2      | IcFillHitX: Instruction Cache Hit Modifiable Line in L2. Read-write. Reset: 0.     |  |
| 1      | IcFillHitS: Instruction Cache Hit Non-Modifiable Line in L2. Read-write. Reset: 0. |  |
| 0      | IcFillMiss: Instruction Cache Req Miss in L2. Read-write. Reset: 0.                |  |

## PMCx070 [L2 Prefetch Hit in L2] (Core::X86::Pmc::Core::L2PfHitL2)

| Read-v | ead-write. Reset: 00h. |                                                         |
|--------|------------------------|---------------------------------------------------------|
| PMCx07 | 0                      |                                                         |
| Bits   | Descripti              | on                                                      |
| 7:0    | L2Prefet               | ches. Read-write. Reset: 00h.                           |
|        | ValidValu              | ues:                                                    |
|        | Value                  | Description                                             |
|        | 1Eh-                   | Reserved.                                               |
|        | 00h                    |                                                         |
|        | 1Fh                    | Counts requests generated from L2 Hardware Prefetchers. |
|        | DFh-                   | Reserved.                                               |
|        | 20h                    |                                                         |
|        | E0h                    | Counts requests generated from L1 Hardware Prefetchers. |
|        | FFh-                   | Reserved.                                               |

|  | E1h |  |
|--|-----|--|
|--|-----|--|

## PMCx071 [L2 Prefetcher Hits in L3] (Core::X86::Pmc::Core::L2PfMissL2HitL3)

Read-write. Reset: 00h.

Counts all L2 prefetches accepted by the L2 pipeline which miss the L2 cache and hit the L3.

PMCx071

#### **Bits** Description

7:0 **L2PrefetchesMissL2HitL3**. Read-write. Reset: 00h.

#### ValidValues:

| Valla Vall | vana vanaes.                                            |  |
|------------|---------------------------------------------------------|--|
| Value      | Description                                             |  |
| 1Eh-       | Reserved.                                               |  |
| 00h        |                                                         |  |
| 1Fh        | Counts requests generated from L2 Hardware Prefetchers. |  |
| DFh-       | Reserved.                                               |  |
| 20h        |                                                         |  |
| E0h        | Counts requests generated from L1 Hardware Prefetchers. |  |
| FFh-       | Reserved.                                               |  |
| E1h        |                                                         |  |

## PMCx072 [L2 Prefetcher Misses in L3] (Core::X86::Pmc::Core::L2PfMissL2L3)

| Read-write. Reset: 00h.    |
|----------------------------|
| i Neau-wille. Nesel. Ooli. |

Counts all L2 prefetches accepted by the L2 pipeline which miss the L2 and the L3 caches.

PMCx072

| Bits | Description |
|------|-------------|
|      |             |

7:0 **L2PrefetchesMissL2L3**. Read-write. Reset: 00h.

#### ValidValues:

| valid vali | valid values:                                           |  |  |
|------------|---------------------------------------------------------|--|--|
| Value      | Description                                             |  |  |
| 1Eh-       | Reserved.                                               |  |  |
| 00h        |                                                         |  |  |
| 1Fh        | Counts requests generated from L2 Hardware Prefetchers. |  |  |
| DFh-       | Reserved.                                               |  |  |
| 20h        |                                                         |  |  |
| E0h        | Counts requests generated from L1 Hardware Prefetchers. |  |  |
| FFh-       | Reserved.                                               |  |  |
| E1h        |                                                         |  |  |

#### 2.1.17.5 L3 Cache Performance Monitor Counters

The L3 cache is organized as eight "slices" of L3 shared by eight cores.

This section provides the core performance counter events that may be selected through Core::X86::Msr::ChL3PmcCfg.

- Unless otherwise noted, Family 19h L3 Perfmon events utilize Core::X86::Msr::ChL3PmcCfg[SliceId] to select an individual slice or Core::X86::Msr::ChL3PmcCfg[EnAllSlices] to select all slices.
- Family 19h L3 Perfmon events utilize Core::X86::Msr::ChL3PmcCfg[CoreId] to select an individual core or Core::X86::Msr::ChL3PmcCfg[EnAllCores] to select all cores.
- Unless otherwise noted, L3 PMC's require Core::X86::Msr::ChL3PmcCfg[CoreId] to be set or the PMC count is
- When in non-SMT mode, thread[0] must be selected for events that don't ignore ThreadMask.

#### **2.1.17.5.1 L3 Cache PMC Events**

| L3PM                    | ICx04 [All L3 Cache Requests] (Core::X86::Pmc::L3::L3LookupState) |  |
|-------------------------|-------------------------------------------------------------------|--|
| Read-write. Reset: 00h. |                                                                   |  |
| L3PMCx04                |                                                                   |  |
| Bits                    | Description                                                       |  |
| 7:0                     | 7:0 AllL3ReqTyps: All L3 Request Types. Read-write. Reset: 00h.   |  |

#### L3PMCx90 [L3 Cache Miss Latency] (Core::X86::Pmc::L3::XiSysFillLatency)

Ignores SliceID, EnAllSlices, CoreID, EnAllCores and ThreadMask

Each cycle, this event increments by the total number of read requests outstanding from the CCX divided by XiSysFillLatencyDivider. The user can calculate the average system fill latency in cycles by multiplying by XiSysFillLatencyDivider and dividing by the total number of fill requests over the same period (counted by event 0x9A UserMask 0x1F). XiSysFillLatencyDivider is 16 for this product, but may change for future products.

L3PMCx90

| Bits | Description |
|------|-------------|
| 7:0  | Reserved.   |

## L3PMCx9A [L3 Misses by Request Type] (Core::X86::Pmc::L3::XiCcxSdpReq1)

| Reset: 00h.                                                      |  |  |
|------------------------------------------------------------------|--|--|
| Ignores SliceID, EnAllSlices, CoreID, EnAllCores and ThreadMask. |  |  |
| Requires unit mask 0xFF to engage event for counting.            |  |  |
| L3PMCx9A                                                         |  |  |
| Bits Description                                                 |  |  |

| Bits | Description |
|------|-------------|
| 7:0  | Reserved.   |

## 2.1.18 Instruction Based Sampling (IBS)

IBS is a code profiling mechanism that enables the processor to select a random instruction fetch or macro-op after a programmed time interval has expired and record specific performance information about the operation. An interrupt is generated when the operation is complete as specified by Core::X86::Msr::IBS\_CTL. An interrupt handler can then read the performance information that was logged for the operation.

The IBS mechanism is split into two parts: instruction fetch performance controlled by Core::X86::Msr::IBS FETCH CTL; and instruction execution performance controlled by

Core::X86::Msr::IBS\_OP\_CTL. Instruction fetch sampling provides information about instruction TLB and instruction cache behavior for fetched instructions. Instruction execution sampling provides information about op execution behavior. The data collected for instruction fetch performance is independent from the data collected for instruction execution performance. Support for the IBS feature is indicated by the Core::X86::Cpuid::FeatureExtIdEcx[IBS].

Instruction fetch performance is profiled by recording the following performance information for the tagged instruction fetch:

- If the instruction fetch completed or was aborted. See Core::X86::Msr::IBS\_FETCH\_CTL.
- The number of clock cycles spent on the instruction fetch. See Core::X86::Msr::IBS FETCH CTL.
- If the instruction fetch hit or missed the IC, hit/missed in the L1 and L2 TLBs, and page size. See Core::X86::Msr::IBS\_FETCH\_CTL.
- The linear address, physical address associated with the fetch. See Core::X86::Msr::IBS\_FETCH\_LINADDR, Core::X86::Msr::IBS\_FETCH\_PHYSADDR.

Instruction execution performance is profiled by tagging one macro-op associated with an instruction. Instructions that decode to more than one macro-op return different performance data depending upon which macro-op associated with the instruction is tagged. These macro-ops are associated with the RIP of the next instruction to retire. The following

performance information is returned for the tagged op:

- Branch and execution status. See Core::X86::Msr::IBS OP DATA.
- Branch target address for branch ops. See Core::X86::Msr::BP\_IBSTGT\_RIP.
- The logical address associated with the op. See Core::X86::Msr::IBS\_OP\_RIP.
- The linear and physical address associated with a load or store op. See Core::X86::Msr::IBS\_DC\_LINADDR, Core::X86::Msr::IBS\_DC\_PHYSADDR.
- The data cache access status associated with the op: DC hit/miss, DC miss latency, TLB hit/miss, TLB page size. See Core::X86::Msr::IBS\_OP\_DATA3.
- The number clocks from when the op was tagged until the op retires. See Core::X86::Msr::IBS\_OP\_DATA.
- The number clocks from when the op completes execution until the op retires. See Core::X86::Msr::IBS\_OP\_DATA.
- Source information for DRAM and MMIO. See Core::X86::Msr::IBS OP DATA2.